亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? lpc23xx.h

?? 基于lpc2378的SD/MMC卡讀寫程序
?? H
?? 第 1 頁 / 共 5 頁
字號:
/* External Interrupts */
#define EXTINT         (*(volatile unsigned long *)(SCB_BASE_ADDR + 0x140))
#define INTWAKE        (*(volatile unsigned long *)(SCB_BASE_ADDR + 0x144))
#define EXTMODE        (*(volatile unsigned long *)(SCB_BASE_ADDR + 0x148))
#define EXTPOLAR       (*(volatile unsigned long *)(SCB_BASE_ADDR + 0x14C))

/* Reset, reset source identification */
#define RSIR           (*(volatile unsigned long *)(SCB_BASE_ADDR + 0x180))

/* RSID, code security protection */
#define CSPR           (*(volatile unsigned long *)(SCB_BASE_ADDR + 0x184))

/* AHB configuration */
#define AHBCFG1        (*(volatile unsigned long *)(SCB_BASE_ADDR + 0x188))
#define AHBCFG2        (*(volatile unsigned long *)(SCB_BASE_ADDR + 0x18C))

/* System Controls and Status */
#define SCS            (*(volatile unsigned long *)(SCB_BASE_ADDR + 0x1A0))	


/* External Memory Controller (EMC) */
#define EMC_BASE_ADDR			0xFFE08000
#define EMCControl				(*(volatile unsigned long *)(EMC_BASE_ADDR + 0x000))
#define EMCStatus				(*(volatile unsigned long *)(EMC_BASE_ADDR + 0x004))
#define EMCConfig				(*(volatile unsigned long *)(EMC_BASE_ADDR + 0x008))

/* static RAM access registers */
#define EMCStaticConfig0		(*(volatile unsigned long *)(EMC_BASE_ADDR + 0x200))
#define EMCStaticWaitWen0		(*(volatile unsigned long *)(EMC_BASE_ADDR + 0x204))
#define EMCStaticWaitOen0		(*(volatile unsigned long *)(EMC_BASE_ADDR + 0x208))
#define EMCStaticWaitRd0		(*(volatile unsigned long *)(EMC_BASE_ADDR + 0x20C))
#define EMCStaticWaitPage0		(*(volatile unsigned long *)(EMC_BASE_ADDR + 0x210))
#define EMCStaticWaitWr0		(*(volatile unsigned long *)(EMC_BASE_ADDR + 0x214))
#define EMCStaticWaitTurn0		(*(volatile unsigned long *)(EMC_BASE_ADDR + 0x218))

#define EMCStaticConfig1		(*(volatile unsigned long *)(EMC_BASE_ADDR + 0x220))
#define EMCStaticWaitWen1		(*(volatile unsigned long *)(EMC_BASE_ADDR + 0x224))
#define EMCStaticWaitOen1		(*(volatile unsigned long *)(EMC_BASE_ADDR + 0x228))
#define EMCStaticWaitRd1		(*(volatile unsigned long *)(EMC_BASE_ADDR + 0x22C))
#define EMCStaticWaitPage1		(*(volatile unsigned long *)(EMC_BASE_ADDR + 0x230))
#define EMCStaticWaitWr1		(*(volatile unsigned long *)(EMC_BASE_ADDR + 0x234))
#define EMCStaticWaitTurn1		(*(volatile unsigned long *)(EMC_BASE_ADDR + 0x238))
#define EMCStaticExtendedWait   (*(volatile unsigned long *)(EMC_BASE_ADDR + 0x880))

	
/* Timer 0 */
#define TMR0_BASE_ADDR		0xE0004000
#define T0IR           (*(volatile unsigned long *)(TMR0_BASE_ADDR + 0x00))
#define T0TCR          (*(volatile unsigned long *)(TMR0_BASE_ADDR + 0x04))
#define T0TC           (*(volatile unsigned long *)(TMR0_BASE_ADDR + 0x08))
#define T0PR           (*(volatile unsigned long *)(TMR0_BASE_ADDR + 0x0C))
#define T0PC           (*(volatile unsigned long *)(TMR0_BASE_ADDR + 0x10))
#define T0MCR          (*(volatile unsigned long *)(TMR0_BASE_ADDR + 0x14))
#define T0MR0          (*(volatile unsigned long *)(TMR0_BASE_ADDR + 0x18))
#define T0MR1          (*(volatile unsigned long *)(TMR0_BASE_ADDR + 0x1C))
#define T0MR2          (*(volatile unsigned long *)(TMR0_BASE_ADDR + 0x20))
#define T0MR3          (*(volatile unsigned long *)(TMR0_BASE_ADDR + 0x24))
#define T0CCR          (*(volatile unsigned long *)(TMR0_BASE_ADDR + 0x28))
#define T0CR0          (*(volatile unsigned long *)(TMR0_BASE_ADDR + 0x2C))
#define T0CR1          (*(volatile unsigned long *)(TMR0_BASE_ADDR + 0x30))
#define T0CR2          (*(volatile unsigned long *)(TMR0_BASE_ADDR + 0x34))
#define T0CR3          (*(volatile unsigned long *)(TMR0_BASE_ADDR + 0x38))
#define T0EMR          (*(volatile unsigned long *)(TMR0_BASE_ADDR + 0x3C))
#define T0CTCR         (*(volatile unsigned long *)(TMR0_BASE_ADDR + 0x70))

/* Timer 1 */
#define TMR1_BASE_ADDR		0xE0008000
#define T1IR           (*(volatile unsigned long *)(TMR1_BASE_ADDR + 0x00))
#define T1TCR          (*(volatile unsigned long *)(TMR1_BASE_ADDR + 0x04))
#define T1TC           (*(volatile unsigned long *)(TMR1_BASE_ADDR + 0x08))
#define T1PR           (*(volatile unsigned long *)(TMR1_BASE_ADDR + 0x0C))
#define T1PC           (*(volatile unsigned long *)(TMR1_BASE_ADDR + 0x10))
#define T1MCR          (*(volatile unsigned long *)(TMR1_BASE_ADDR + 0x14))
#define T1MR0          (*(volatile unsigned long *)(TMR1_BASE_ADDR + 0x18))
#define T1MR1          (*(volatile unsigned long *)(TMR1_BASE_ADDR + 0x1C))
#define T1MR2          (*(volatile unsigned long *)(TMR1_BASE_ADDR + 0x20))
#define T1MR3          (*(volatile unsigned long *)(TMR1_BASE_ADDR + 0x24))
#define T1CCR          (*(volatile unsigned long *)(TMR1_BASE_ADDR + 0x28))
#define T1CR0          (*(volatile unsigned long *)(TMR1_BASE_ADDR + 0x2C))
#define T1CR1          (*(volatile unsigned long *)(TMR1_BASE_ADDR + 0x30))
#define T1CR2          (*(volatile unsigned long *)(TMR1_BASE_ADDR + 0x34))
#define T1CR3          (*(volatile unsigned long *)(TMR1_BASE_ADDR + 0x38))
#define T1EMR          (*(volatile unsigned long *)(TMR1_BASE_ADDR + 0x3C))
#define T1CTCR         (*(volatile unsigned long *)(TMR1_BASE_ADDR + 0x70))

/* Timer 2 */
#define TMR2_BASE_ADDR		0xE0070000
#define T2IR           (*(volatile unsigned long *)(TMR2_BASE_ADDR + 0x00))
#define T2TCR          (*(volatile unsigned long *)(TMR2_BASE_ADDR + 0x04))
#define T2TC           (*(volatile unsigned long *)(TMR2_BASE_ADDR + 0x08))
#define T2PR           (*(volatile unsigned long *)(TMR2_BASE_ADDR + 0x0C))
#define T2PC           (*(volatile unsigned long *)(TMR2_BASE_ADDR + 0x10))
#define T2MCR          (*(volatile unsigned long *)(TMR2_BASE_ADDR + 0x14))
#define T2MR0          (*(volatile unsigned long *)(TMR2_BASE_ADDR + 0x18))
#define T2MR1          (*(volatile unsigned long *)(TMR2_BASE_ADDR + 0x1C))
#define T2MR2          (*(volatile unsigned long *)(TMR2_BASE_ADDR + 0x20))
#define T2MR3          (*(volatile unsigned long *)(TMR2_BASE_ADDR + 0x24))
#define T2CCR          (*(volatile unsigned long *)(TMR2_BASE_ADDR + 0x28))
#define T2CR0          (*(volatile unsigned long *)(TMR2_BASE_ADDR + 0x2C))
#define T2CR1          (*(volatile unsigned long *)(TMR2_BASE_ADDR + 0x30))
#define T2CR2          (*(volatile unsigned long *)(TMR2_BASE_ADDR + 0x34))
#define T2CR3          (*(volatile unsigned long *)(TMR2_BASE_ADDR + 0x38))
#define T2EMR          (*(volatile unsigned long *)(TMR2_BASE_ADDR + 0x3C))
#define T2CTCR         (*(volatile unsigned long *)(TMR2_BASE_ADDR + 0x70))

/* Timer 3 */
#define TMR3_BASE_ADDR		0xE0074000
#define T3IR            (*(volatile unsigned long *)(TMR3_BASE_ADDR + 0x00))
#define T3TCR           (*(volatile unsigned long *)(TMR3_BASE_ADDR + 0x04))
#define T3TC            (*(volatile unsigned long *)(TMR3_BASE_ADDR + 0x08))
#define T3PR            (*(volatile unsigned long *)(TMR3_BASE_ADDR + 0x0C))
#define T3PC            (*(volatile unsigned long *)(TMR3_BASE_ADDR + 0x10))
#define T3MCR           (*(volatile unsigned long *)(TMR3_BASE_ADDR + 0x14))
#define T3MR0           (*(volatile unsigned long *)(TMR3_BASE_ADDR + 0x18))
#define T3MR1           (*(volatile unsigned long *)(TMR3_BASE_ADDR + 0x1C))
#define T3MR2           (*(volatile unsigned long *)(TMR3_BASE_ADDR + 0x20))
#define T3MR3           (*(volatile unsigned long *)(TMR3_BASE_ADDR + 0x24))
#define T3CCR           (*(volatile unsigned long *)(TMR3_BASE_ADDR + 0x28))
#define T3CR0           (*(volatile unsigned long *)(TMR3_BASE_ADDR + 0x2C))
#define T3CR1           (*(volatile unsigned long *)(TMR3_BASE_ADDR + 0x30))
#define T3CR2           (*(volatile unsigned long *)(TMR3_BASE_ADDR + 0x34))
#define T3CR3           (*(volatile unsigned long *)(TMR3_BASE_ADDR + 0x38))
#define T3EMR           (*(volatile unsigned long *)(TMR3_BASE_ADDR + 0x3C))
#define T3CTCR          (*(volatile unsigned long *)(TMR3_BASE_ADDR + 0x70))


/* Pulse Width Modulator (PWM) */
#define PWM0_BASE_ADDR		0xE0014000

#define PWM0IR          (*(volatile unsigned long *)(PWM0_BASE_ADDR + 0x00))
#define PWM0TCR         (*(volatile unsigned long *)(PWM0_BASE_ADDR + 0x04))
#define PWM0TC          (*(volatile unsigned long *)(PWM0_BASE_ADDR + 0x08))
#define PWM0PR          (*(volatile unsigned long *)(PWM0_BASE_ADDR + 0x0C))
#define PWM0PC          (*(volatile unsigned long *)(PWM0_BASE_ADDR + 0x10))
#define PWM0MCR         (*(volatile unsigned long *)(PWM0_BASE_ADDR + 0x14))
#define PWM0MR0         (*(volatile unsigned long *)(PWM0_BASE_ADDR + 0x18))
#define PWM0MR1         (*(volatile unsigned long *)(PWM0_BASE_ADDR + 0x1C))
#define PWM0MR2         (*(volatile unsigned long *)(PWM0_BASE_ADDR + 0x20))
#define PWM0MR3         (*(volatile unsigned long *)(PWM0_BASE_ADDR + 0x24))
#define PWM0CCR         (*(volatile unsigned long *)(PWM0_BASE_ADDR + 0x28))
#define PWM0CR0         (*(volatile unsigned long *)(PWM0_BASE_ADDR + 0x2C))
#define PWM0CR1         (*(volatile unsigned long *)(PWM0_BASE_ADDR + 0x30))
#define PWM0CR2         (*(volatile unsigned long *)(PWM0_BASE_ADDR + 0x34))
#define PWM0CR3         (*(volatile unsigned long *)(PWM0_BASE_ADDR + 0x38))
#define PWM0EMR         (*(volatile unsigned long *)(PWM0_BASE_ADDR + 0x3C))
#define PWM0MR4         (*(volatile unsigned long *)(PWM0_BASE_ADDR + 0x40))
#define PWM0MR5         (*(volatile unsigned long *)(PWM0_BASE_ADDR + 0x44))
#define PWM0MR6         (*(volatile unsigned long *)(PWM0_BASE_ADDR + 0x48))
#define PWM0PCR         (*(volatile unsigned long *)(PWM0_BASE_ADDR + 0x4C))
#define PWM0LER         (*(volatile unsigned long *)(PWM0_BASE_ADDR + 0x50))
#define PWM0CTCR        (*(volatile unsigned long *)(PWM0_BASE_ADDR + 0x70))

#define PWM1_BASE_ADDR		0xE0018000
#define PWM1IR          (*(volatile unsigned long *)(PWM1_BASE_ADDR + 0x00))
#define PWM1TCR         (*(volatile unsigned long *)(PWM1_BASE_ADDR + 0x04))
#define PWM1TC          (*(volatile unsigned long *)(PWM1_BASE_ADDR + 0x08))
#define PWM1PR          (*(volatile unsigned long *)(PWM1_BASE_ADDR + 0x0C))
#define PWM1PC          (*(volatile unsigned long *)(PWM1_BASE_ADDR + 0x10))
#define PWM1MCR         (*(volatile unsigned long *)(PWM1_BASE_ADDR + 0x14))
#define PWM1MR0         (*(volatile unsigned long *)(PWM1_BASE_ADDR + 0x18))
#define PWM1MR1         (*(volatile unsigned long *)(PWM1_BASE_ADDR + 0x1C))
#define PWM1MR2         (*(volatile unsigned long *)(PWM1_BASE_ADDR + 0x20))
#define PWM1MR3         (*(volatile unsigned long *)(PWM1_BASE_ADDR + 0x24))
#define PWM1CCR         (*(volatile unsigned long *)(PWM1_BASE_ADDR + 0x28))
#define PWM1CR0         (*(volatile unsigned long *)(PWM1_BASE_ADDR + 0x2C))
#define PWM1CR1         (*(volatile unsigned long *)(PWM1_BASE_ADDR + 0x30))
#define PWM1CR2         (*(volatile unsigned long *)(PWM1_BASE_ADDR + 0x34))
#define PWM1CR3         (*(volatile unsigned long *)(PWM1_BASE_ADDR + 0x38))
#define PWM1EMR         (*(volatile unsigned long *)(PWM1_BASE_ADDR + 0x3C))
#define PWM1MR4         (*(volatile unsigned long *)(PWM1_BASE_ADDR + 0x40))
#define PWM1MR5         (*(volatile unsigned long *)(PWM1_BASE_ADDR + 0x44))
#define PWM1MR6         (*(volatile unsigned long *)(PWM1_BASE_ADDR + 0x48))
#define PWM1PCR         (*(volatile unsigned long *)(PWM1_BASE_ADDR + 0x4C))
#define PWM1LER         (*(volatile unsigned long *)(PWM1_BASE_ADDR + 0x50))
#define PWM1CTCR        (*(volatile unsigned long *)(PWM1_BASE_ADDR + 0x70))


/* Universal Asynchronous Receiver Transmitter 0 (UART0) */
#define UART0_BASE_ADDR		0xE000C000
#define U0RBR          (*(volatile unsigned long *)(UART0_BASE_ADDR + 0x00))
#define U0THR          (*(volatile unsigned long *)(UART0_BASE_ADDR + 0x00))
#define U0DLL          (*(volatile unsigned long *)(UART0_BASE_ADDR + 0x00))
#define U0DLM          (*(volatile unsigned long *)(UART0_BASE_ADDR + 0x04))
#define U0IER          (*(volatile unsigned long *)(UART0_BASE_ADDR + 0x04))
#define U0IIR          (*(volatile unsigned long *)(UART0_BASE_ADDR + 0x08))
#define U0FCR          (*(volatile unsigned long *)(UART0_BASE_ADDR + 0x08))
#define U0LCR          (*(volatile unsigned long *)(UART0_BASE_ADDR + 0x0C))

#define U0LSR          (*(volatile unsigned long *)(UART0_BASE_ADDR + 0x14))
#define U0SCR          (*(volatile unsigned long *)(UART0_BASE_ADDR + 0x1C))
#define U0ACR          (*(volatile unsigned long *)(UART0_BASE_ADDR + 0x20))

#define U0FDR          (*(volatile unsigned long *)(UART0_BASE_ADDR + 0x28))
#define U0TER          (*(volatile unsigned long *)(UART0_BASE_ADDR + 0x30))

/* Universal Asynchronous Receiver Transmitter 1 (UART1) */
#define UART1_BASE_ADDR		0xE0010000
#define U1RBR          (*(volatile unsigned long *)(UART1_BASE_ADDR + 0x00))
#define U1THR          (*(volatile unsigned long *)(UART1_BASE_ADDR + 0x00))
#define U1DLL          (*(volatile unsigned long *)(UART1_BASE_ADDR + 0x00))
#define U1DLM          (*(volatile unsigned long *)(UART1_BASE_ADDR + 0x04))
#define U1IER          (*(volatile unsigned long *)(UART1_BASE_ADDR + 0x04))

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲国产wwwccc36天堂| 国产精品伦一区| 极品销魂美女一区二区三区| 日韩精品一区二区三区视频播放 | 久久久精品日韩欧美| 国产精品一区二区男女羞羞无遮挡 | 91精品国产91久久久久久一区二区 | 一本久久综合亚洲鲁鲁五月天 | 黄色日韩网站视频| 国产精品久久久久精k8| 91成人在线免费观看| 日韩成人av影视| 久久精品日韩一区二区三区| 99久久精品99国产精品| 亚洲国产一区二区三区| 日韩免费福利电影在线观看| 国产不卡在线视频| 亚洲国产你懂的| 久久午夜电影网| 91国偷自产一区二区开放时间 | 久草中文综合在线| 亚洲女人的天堂| 91精品在线观看入口| 国产99久久久国产精品潘金 | 国产美女在线观看一区| 亚洲色图欧美激情| 精品国产免费人成在线观看| va亚洲va日韩不卡在线观看| 日韩av中文字幕一区二区| 国产精品理论片| 欧美一区二区三区免费观看视频| 成人国产在线观看| 裸体健美xxxx欧美裸体表演| 国产精品入口麻豆原神| 日韩欧美视频一区| 色成年激情久久综合| 麻豆91精品视频| 亚洲成av人片一区二区三区| 久久毛片高清国产| 91麻豆精品国产91久久久久久久久| 国产一区二区三区免费| 午夜成人免费电影| 亚洲免费资源在线播放| 国产女主播一区| 精品久久久久99| 欧美日韩午夜影院| 国产乱一区二区| 免费在线观看一区| 亚洲一区二区高清| 亚洲丝袜制服诱惑| 国产欧美一区二区在线观看| 在线播放一区二区三区| 91福利国产精品| 成人av网站大全| 丁香网亚洲国际| 麻豆精品一区二区| 免费在线一区观看| 午夜精品影院在线观看| 亚洲一区免费视频| 一个色在线综合| 亚洲精品写真福利| 自拍偷拍亚洲激情| 国产精品久久久久久久久久免费看| 精品国产乱码久久久久久闺蜜| 欧美日韩mp4| 欧美亚洲高清一区| 91理论电影在线观看| 99精品在线观看视频| www.综合网.com| 不卡电影一区二区三区| 成人av电影在线观看| 成人av一区二区三区| 成人午夜私人影院| 97精品国产露脸对白| 91亚洲国产成人精品一区二三| aaa欧美大片| 91视频com| 欧美综合欧美视频| 欧美亚一区二区| 欧美美女喷水视频| 日韩视频免费观看高清完整版在线观看 | 色综合中文字幕国产| 国内一区二区视频| 粉嫩绯色av一区二区在线观看| 国产精品一区二区黑丝| 粉嫩蜜臀av国产精品网站| 国产揄拍国内精品对白| 国产一区二区三区四区在线观看| 国产盗摄女厕一区二区三区| 国产成人精品网址| 97精品电影院| 欧美精品久久一区二区三区| 欧美一卡二卡三卡| 国产欧美一区二区精品性色| 欧美国产乱子伦| 亚洲一二三区在线观看| 日韩中文字幕亚洲一区二区va在线| 日韩影院免费视频| 国精产品一区一区三区mba视频 | 99久久婷婷国产精品综合| 91免费国产在线| 7777精品伊人久久久大香线蕉最新版| 日韩一区二区精品葵司在线| 国产片一区二区三区| 亚洲精品你懂的| 日本女人一区二区三区| 成人在线一区二区三区| 欧美日韩午夜在线| 欧美极品aⅴ影院| 尤物视频一区二区| 精品一区二区三区视频| gogogo免费视频观看亚洲一| 欧美日韩国产综合一区二区| 精品sm捆绑视频| 一区二区三区在线观看视频| 精品一区中文字幕| 欧美在线小视频| 久久老女人爱爱| 亚洲va欧美va人人爽午夜| 粉嫩高潮美女一区二区三区 | 亚洲第一电影网| 国产精品白丝av| 欧美日韩色一区| 亚洲国产精品传媒在线观看| 五月天亚洲精品| av电影一区二区| 精品国产99国产精品| 一区二区三区在线视频观看58| 国产乱子伦一区二区三区国色天香| 色偷偷成人一区二区三区91| 26uuu色噜噜精品一区二区| 香蕉久久一区二区不卡无毒影院| 成人av高清在线| 久久久久久久免费视频了| 日韩国产欧美在线视频| 91蜜桃传媒精品久久久一区二区| 精品国产免费视频| 日韩精品亚洲专区| 欧美午夜一区二区三区免费大片| 日本一区二区成人在线| 国内精品国产成人国产三级粉色 | 岛国av在线一区| 精品国产乱码久久久久久夜甘婷婷| 亚洲一区二区三区视频在线| 99视频在线精品| 国产精品福利一区| 国产成人亚洲综合a∨婷婷图片| 欧美电视剧在线看免费| 亚洲成av人片一区二区三区| 在线免费亚洲电影| 综合av第一页| 99久久伊人久久99| 日本一区二区免费在线| 精品一区二区三区影院在线午夜 | 欧美特级限制片免费在线观看| 中文字幕在线观看不卡| 大胆亚洲人体视频| 国产精品无遮挡| 成人免费视频app| 欧美激情一区二区三区四区| 豆国产96在线|亚洲| 国产日韩三级在线| 国产成人免费在线视频| 久久久777精品电影网影网| 极品尤物av久久免费看| 久久一日本道色综合| 国产精品99久久久久久久vr| 久久亚洲一区二区三区明星换脸| 久久99最新地址| 国产亚洲精品bt天堂精选| 国产精品18久久久久| 中文字幕av资源一区| 成人激情动漫在线观看| 亚洲欧洲日产国码二区| 色94色欧美sute亚洲线路二| 一区二区三区日韩| 欧美三级电影在线观看| 日本中文字幕一区二区视频| 欧美一区二区三区人| 激情都市一区二区| 国产精品国产三级国产aⅴ中文| 91丨porny丨户外露出| 亚洲另类春色国产| 91精品久久久久久久91蜜桃| 久久国产精品99久久久久久老狼| 精品国一区二区三区| 成人午夜精品在线| 亚洲麻豆国产自偷在线| 欧美日韩aaa| 国产伦精品一区二区三区免费| 欧美激情一区三区| 欧美日韩一区二区三区高清| 日韩二区三区四区| 国产亚洲女人久久久久毛片| 91香蕉视频mp4| 日韩国产在线一| 国产日韩精品视频一区| 欧洲国内综合视频| 极品少妇一区二区三区精品视频| 中文在线一区二区|