亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? at91sam7x256_inc.h

?? 英貝德 sam7x256 開發(fā)板 所有源碼程序
?? H
?? 第 1 頁(yè) / 共 5 頁(yè)
字號(hào):
//  ----------------------------------------------------------------------------
//          ATMEL Microcontroller Software Support  -  ROUSSET  -
//  ----------------------------------------------------------------------------
//  DISCLAIMER:  THIS SOFTWARE IS PROVIDED BY ATMEL "AS IS" AND ANY EXPRESS OR
//  IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
//  MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT ARE
//  DISCLAIMED. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT,
//  INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
//  LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA,
//  OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
//  LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
//  NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE,
//  EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
//  ----------------------------------------------------------------------------
// File Name           : AT91SAM7X256.h
// Object              : AT91SAM7X256 definitions
// Generated           : AT91 SW Application Group  09/12/2005 (15:39:14)
// 
// CVS Reference       : /AT91SAM7X256.pl/1.14/Mon Sep 12 12:28:34 2005//
// CVS Reference       : /SYS_SAM7X.pl/1.3/Wed Feb  2 15:48:15 2005//
// CVS Reference       : /MC_SAM7X.pl/1.2/Fri May 20 14:22:29 2005//
// CVS Reference       : /PMC_SAM7X.pl/1.4/Tue Feb  8 14:00:19 2005//
// CVS Reference       : /RSTC_SAM7X.pl/1.2/Wed Jul 13 15:25:17 2005//
// CVS Reference       : /UDP_SAM7X.pl/1.1/Tue May 10 12:39:23 2005//
// CVS Reference       : /PWM_SAM7X.pl/1.1/Tue May 10 12:38:54 2005//
// CVS Reference       : /AIC_6075B.pl/1.3/Fri May 20 14:21:42 2005//
// CVS Reference       : /PIO_6057A.pl/1.2/Thu Feb  3 10:29:42 2005//
// CVS Reference       : /RTTC_6081A.pl/1.2/Thu Nov  4 13:57:22 2004//
// CVS Reference       : /PITC_6079A.pl/1.2/Thu Nov  4 13:56:22 2004//
// CVS Reference       : /WDTC_6080A.pl/1.3/Thu Nov  4 13:58:52 2004//
// CVS Reference       : /VREG_6085B.pl/1.1/Tue Feb  1 16:40:38 2005//
// CVS Reference       : /PDC_6074C.pl/1.2/Thu Feb  3 09:02:11 2005//
// CVS Reference       : /DBGU_6059D.pl/1.1/Mon Jan 31 13:54:41 2005//
// CVS Reference       : /SPI_6088D.pl/1.3/Fri May 20 14:23:02 2005//
// CVS Reference       : /US_6089C.pl/1.1/Mon Jan 31 13:56:02 2005//
// CVS Reference       : /SSC_6078B.pl/1.1/Wed Jul 13 15:25:46 2005//
// CVS Reference       : /TWI_6061A.pl/1.1/Tue Jul 13 06:38:23 2004//
// CVS Reference       : /TC_6082A.pl/1.7/Wed Mar  9 16:31:51 2005//
// CVS Reference       : /CAN_6019B.pl/1.1/Mon Jan 31 13:54:30 2005//
// CVS Reference       : /EMACB_6119A.pl/1.6/Wed Jul 13 15:25:00 2005//
// CVS Reference       : /ADC_6051C.pl/1.1/Mon Jan 31 13:12:40 2005//
// CVS Reference       : /AES_6149A.pl/1.10/Mon Feb  7 09:46:08 2005//
// CVS Reference       : /DES3_6150A.pl/1.1/Mon Jan 17 13:30:33 2005//
//  ----------------------------------------------------------------------------

// Hardware register definition

// *****************************************************************************
//              SOFTWARE API DEFINITION  FOR System Peripherals
// *****************************************************************************

// *****************************************************************************
//              SOFTWARE API DEFINITION  FOR Advanced Interrupt Controller
// *****************************************************************************
// *** Register offset in AT91S_AIC structure ***
#define AIC_SMR         ( 0) // Source Mode Register
#define AIC_SVR         (128) // Source Vector Register
#define AIC_IVR         (256) // IRQ Vector Register
#define AIC_FVR         (260) // FIQ Vector Register
#define AIC_ISR         (264) // Interrupt Status Register
#define AIC_IPR         (268) // Interrupt Pending Register
#define AIC_IMR         (272) // Interrupt Mask Register
#define AIC_CISR        (276) // Core Interrupt Status Register
#define AIC_IECR        (288) // Interrupt Enable Command Register
#define AIC_IDCR        (292) // Interrupt Disable Command Register
#define AIC_ICCR        (296) // Interrupt Clear Command Register
#define AIC_ISCR        (300) // Interrupt Set Command Register
#define AIC_EOICR       (304) // End of Interrupt Command Register
#define AIC_SPU         (308) // Spurious Vector Register
#define AIC_DCR         (312) // Debug Control Register (Protect)
#define AIC_FFER        (320) // Fast Forcing Enable Register
#define AIC_FFDR        (324) // Fast Forcing Disable Register
#define AIC_FFSR        (328) // Fast Forcing Status Register
// -------- AIC_SMR : (AIC Offset: 0x0) Control Register -------- 
#define AT91C_AIC_PRIOR           (0x7 <<  0) // (AIC) Priority Level
#define 	AT91C_AIC_PRIOR_LOWEST               (0x0) // (AIC) Lowest priority level
#define 	AT91C_AIC_PRIOR_HIGHEST              (0x7) // (AIC) Highest priority level
#define AT91C_AIC_SRCTYPE         (0x3 <<  5) // (AIC) Interrupt Source Type
#define 	AT91C_AIC_SRCTYPE_EXT_LOW_LEVEL        (0x0 <<  5) // (AIC) External Sources Code Label Low-level Sensitive
#define 	AT91C_AIC_SRCTYPE_INT_HIGH_LEVEL       (0x0 <<  5) // (AIC) Internal Sources Code Label High-level Sensitive
#define 	AT91C_AIC_SRCTYPE_INT_POSITIVE_EDGE    (0x1 <<  5) // (AIC) Internal Sources Code Label Positive Edge triggered
#define 	AT91C_AIC_SRCTYPE_EXT_NEGATIVE_EDGE    (0x1 <<  5) // (AIC) External Sources Code Label Negative Edge triggered
#define 	AT91C_AIC_SRCTYPE_HIGH_LEVEL           (0x2 <<  5) // (AIC) Internal Or External Sources Code Label High-level Sensitive
#define 	AT91C_AIC_SRCTYPE_POSITIVE_EDGE        (0x3 <<  5) // (AIC) Internal Or External Sources Code Label Positive Edge triggered
// -------- AIC_CISR : (AIC Offset: 0x114) AIC Core Interrupt Status Register -------- 
#define AT91C_AIC_NFIQ            (0x1 <<  0) // (AIC) NFIQ Status
#define AT91C_AIC_NIRQ            (0x1 <<  1) // (AIC) NIRQ Status
// -------- AIC_DCR : (AIC Offset: 0x138) AIC Debug Control Register (Protect) -------- 
#define AT91C_AIC_DCR_PROT        (0x1 <<  0) // (AIC) Protection Mode
#define AT91C_AIC_DCR_GMSK        (0x1 <<  1) // (AIC) General Mask

// *****************************************************************************
//              SOFTWARE API DEFINITION  FOR Peripheral DMA Controller
// *****************************************************************************
// *** Register offset in AT91S_PDC structure ***
#define PDC_RPR         ( 0) // Receive Pointer Register
#define PDC_RCR         ( 4) // Receive Counter Register
#define PDC_TPR         ( 8) // Transmit Pointer Register
#define PDC_TCR         (12) // Transmit Counter Register
#define PDC_RNPR        (16) // Receive Next Pointer Register
#define PDC_RNCR        (20) // Receive Next Counter Register
#define PDC_TNPR        (24) // Transmit Next Pointer Register
#define PDC_TNCR        (28) // Transmit Next Counter Register
#define PDC_PTCR        (32) // PDC Transfer Control Register
#define PDC_PTSR        (36) // PDC Transfer Status Register
// -------- PDC_PTCR : (PDC Offset: 0x20) PDC Transfer Control Register -------- 
#define AT91C_PDC_RXTEN           (0x1 <<  0) // (PDC) Receiver Transfer Enable
#define AT91C_PDC_RXTDIS          (0x1 <<  1) // (PDC) Receiver Transfer Disable
#define AT91C_PDC_TXTEN           (0x1 <<  8) // (PDC) Transmitter Transfer Enable
#define AT91C_PDC_TXTDIS          (0x1 <<  9) // (PDC) Transmitter Transfer Disable
// -------- PDC_PTSR : (PDC Offset: 0x24) PDC Transfer Status Register -------- 

// *****************************************************************************
//              SOFTWARE API DEFINITION  FOR Debug Unit
// *****************************************************************************
// *** Register offset in AT91S_DBGU structure ***
#define DBGU_CR         ( 0) // Control Register
#define DBGU_MR         ( 4) // Mode Register
#define DBGU_IER        ( 8) // Interrupt Enable Register
#define DBGU_IDR        (12) // Interrupt Disable Register
#define DBGU_IMR        (16) // Interrupt Mask Register
#define DBGU_CSR        (20) // Channel Status Register
#define DBGU_RHR        (24) // Receiver Holding Register
#define DBGU_THR        (28) // Transmitter Holding Register
#define DBGU_BRGR       (32) // Baud Rate Generator Register
#define DBGU_CIDR       (64) // Chip ID Register
#define DBGU_EXID       (68) // Chip ID Extension Register
#define DBGU_FNTR       (72) // Force NTRST Register
#define DBGU_RPR        (256) // Receive Pointer Register
#define DBGU_RCR        (260) // Receive Counter Register
#define DBGU_TPR        (264) // Transmit Pointer Register
#define DBGU_TCR        (268) // Transmit Counter Register
#define DBGU_RNPR       (272) // Receive Next Pointer Register
#define DBGU_RNCR       (276) // Receive Next Counter Register
#define DBGU_TNPR       (280) // Transmit Next Pointer Register
#define DBGU_TNCR       (284) // Transmit Next Counter Register
#define DBGU_PTCR       (288) // PDC Transfer Control Register
#define DBGU_PTSR       (292) // PDC Transfer Status Register
// -------- DBGU_CR : (DBGU Offset: 0x0) Debug Unit Control Register -------- 
#define AT91C_US_RSTRX            (0x1 <<  2) // (DBGU) Reset Receiver
#define AT91C_US_RSTTX            (0x1 <<  3) // (DBGU) Reset Transmitter
#define AT91C_US_RXEN             (0x1 <<  4) // (DBGU) Receiver Enable
#define AT91C_US_RXDIS            (0x1 <<  5) // (DBGU) Receiver Disable
#define AT91C_US_TXEN             (0x1 <<  6) // (DBGU) Transmitter Enable
#define AT91C_US_TXDIS            (0x1 <<  7) // (DBGU) Transmitter Disable
#define AT91C_US_RSTSTA           (0x1 <<  8) // (DBGU) Reset Status Bits
// -------- DBGU_MR : (DBGU Offset: 0x4) Debug Unit Mode Register -------- 
#define AT91C_US_PAR              (0x7 <<  9) // (DBGU) Parity type
#define 	AT91C_US_PAR_EVEN                 (0x0 <<  9) // (DBGU) Even Parity
#define 	AT91C_US_PAR_ODD                  (0x1 <<  9) // (DBGU) Odd Parity
#define 	AT91C_US_PAR_SPACE                (0x2 <<  9) // (DBGU) Parity forced to 0 (Space)
#define 	AT91C_US_PAR_MARK                 (0x3 <<  9) // (DBGU) Parity forced to 1 (Mark)
#define 	AT91C_US_PAR_NONE                 (0x4 <<  9) // (DBGU) No Parity
#define 	AT91C_US_PAR_MULTI_DROP           (0x6 <<  9) // (DBGU) Multi-drop mode
#define AT91C_US_CHMODE           (0x3 << 14) // (DBGU) Channel Mode
#define 	AT91C_US_CHMODE_NORMAL               (0x0 << 14) // (DBGU) Normal Mode: The USART channel operates as an RX/TX USART.
#define 	AT91C_US_CHMODE_AUTO                 (0x1 << 14) // (DBGU) Automatic Echo: Receiver Data Input is connected to the TXD pin.
#define 	AT91C_US_CHMODE_LOCAL                (0x2 << 14) // (DBGU) Local Loopback: Transmitter Output Signal is connected to Receiver Input Signal.
#define 	AT91C_US_CHMODE_REMOTE               (0x3 << 14) // (DBGU) Remote Loopback: RXD pin is internally connected to TXD pin.
// -------- DBGU_IER : (DBGU Offset: 0x8) Debug Unit Interrupt Enable Register -------- 
#define AT91C_US_RXRDY            (0x1 <<  0) // (DBGU) RXRDY Interrupt
#define AT91C_US_TXRDY            (0x1 <<  1) // (DBGU) TXRDY Interrupt
#define AT91C_US_ENDRX            (0x1 <<  3) // (DBGU) End of Receive Transfer Interrupt
#define AT91C_US_ENDTX            (0x1 <<  4) // (DBGU) End of Transmit Interrupt
#define AT91C_US_OVRE             (0x1 <<  5) // (DBGU) Overrun Interrupt
#define AT91C_US_FRAME            (0x1 <<  6) // (DBGU) Framing Error Interrupt
#define AT91C_US_PARE             (0x1 <<  7) // (DBGU) Parity Error Interrupt
#define AT91C_US_TXEMPTY          (0x1 <<  9) // (DBGU) TXEMPTY Interrupt
#define AT91C_US_TXBUFE           (0x1 << 11) // (DBGU) TXBUFE Interrupt
#define AT91C_US_RXBUFF           (0x1 << 12) // (DBGU) RXBUFF Interrupt
#define AT91C_US_COMM_TX          (0x1 << 30) // (DBGU) COMM_TX Interrupt
#define AT91C_US_COMM_RX          (0x1 << 31) // (DBGU) COMM_RX Interrupt
// -------- DBGU_IDR : (DBGU Offset: 0xc) Debug Unit Interrupt Disable Register -------- 
// -------- DBGU_IMR : (DBGU Offset: 0x10) Debug Unit Interrupt Mask Register -------- 
// -------- DBGU_CSR : (DBGU Offset: 0x14) Debug Unit Channel Status Register -------- 
// -------- DBGU_FNTR : (DBGU Offset: 0x48) Debug Unit FORCE_NTRST Register -------- 
#define AT91C_US_FORCE_NTRST      (0x1 <<  0) // (DBGU) Force NTRST in JTAG

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲天堂精品视频| 欧美日韩在线三区| 国产精品国产三级国产普通话三级 | 亚洲激情第一区| 91在线视频播放| 亚洲激情网站免费观看| 欧美精品一级二级| 麻豆精品国产91久久久久久| 精品国产1区2区3区| 国产精品资源在线看| 国产精品电影一区二区| 欧美日韩一区二区三区高清| 蜜桃av噜噜一区二区三区小说| 久久色.com| 在线观看网站黄不卡| 免费高清在线视频一区·| 国产拍揄自揄精品视频麻豆| 色嗨嗨av一区二区三区| 日韩中文字幕亚洲一区二区va在线| 精品久久一区二区三区| 99免费精品在线观看| 日韩精品欧美精品| 国产欧美一区二区精品忘忧草| 欧美精品在线一区二区三区| 精品一区二区三区香蕉蜜桃| 国产精品日产欧美久久久久| 欧美日韩视频在线观看一区二区三区 | 国产精品电影一区二区三区| 欧美日韩一区视频| 国产乱国产乱300精品| 亚洲视频香蕉人妖| 日韩欧美的一区| 色欧美日韩亚洲| 韩国视频一区二区| 一区二区三区不卡在线观看| 久久综合视频网| 欧美亚洲国产bt| 高潮精品一区videoshd| 亚洲一区在线看| 中文一区二区在线观看| 5月丁香婷婷综合| 97久久超碰国产精品电影| 免费人成精品欧美精品| 一区二区视频在线| 国产肉丝袜一区二区| 欧美精品v日韩精品v韩国精品v| 丁香婷婷综合色啪| 麻豆专区一区二区三区四区五区| 亚洲精品国产第一综合99久久 | 欧美日韩不卡一区二区| 94-欧美-setu| 国产成人精品影院| 麻豆精品久久精品色综合| 亚洲最大成人网4388xx| 国产精品国产自产拍高清av王其| 精品国产一区二区亚洲人成毛片| 欧美午夜一区二区| 91网址在线看| 成人午夜免费电影| 国产精品1区二区.| 国产在线视视频有精品| 美女视频免费一区| 国产黄色精品网站| 久久国内精品自在自线400部| 午夜精品国产更新| 亚洲国产精品久久人人爱| 国产精品国产馆在线真实露脸| 久久久久久久精| 久久毛片高清国产| www久久精品| 精品理论电影在线观看 | 久久免费视频色| 日韩欧美电影在线| 欧美成人在线直播| 日韩视频一区二区| 欧美大白屁股肥臀xxxxxx| 91精品国产综合久久香蕉的特点| 欧美三级电影网站| 欧美日韩在线三级| 91麻豆精品久久久久蜜臀| 欧美性猛交xxxxxx富婆| 欧美日韩精品三区| 在线91免费看| 欧美一级xxx| 日韩一区二区三区四区| 欧美刺激脚交jootjob| www精品美女久久久tv| 国产亚洲一二三区| 国产精品毛片大码女人| 亚洲精品伦理在线| 五月天一区二区三区| 蜜臀av在线播放一区二区三区| 人人爽香蕉精品| 激情六月婷婷久久| www.亚洲国产| 欧美男女性生活在线直播观看| 欧美日韩亚洲综合| 精品福利一二区| 国产欧美一区二区在线| 亚洲欧美精品午睡沙发| 亚洲v日本v欧美v久久精品| 日本亚洲欧美天堂免费| 国精产品一区一区三区mba视频| 国产成人av影院| 欧洲国内综合视频| 日韩精品一区在线观看| 中文字幕av一区二区三区免费看| 亚洲国产日韩综合久久精品| 男女男精品视频网| 国产成人午夜99999| 色哟哟国产精品免费观看| 欧美一区二区视频在线观看2020 | 日韩综合小视频| 国产精品一卡二卡| 在线精品视频免费播放| 69堂精品视频| 国产精品久久毛片av大全日韩| 亚洲无人区一区| 国产乱人伦偷精品视频不卡 | 欧美日本在线观看| 精品精品国产高清a毛片牛牛 | 久久久777精品电影网影网| 自拍偷拍国产亚洲| 老司机一区二区| 在线观看中文字幕不卡| 精品理论电影在线| 亚洲韩国精品一区| 成人污视频在线观看| 欧美一级欧美三级| 亚洲少妇30p| 国产馆精品极品| 91麻豆精品国产91久久久久久久久 | 亚洲色图19p| 黑人巨大精品欧美一区| 色激情天天射综合网| 久久综合给合久久狠狠狠97色69| 亚洲欧美另类小说| 国产999精品久久久久久| 这里是久久伊人| 亚洲国产欧美在线人成| www.久久久久久久久| 精品久久一二三区| 日韩精品视频网| 欧美怡红院视频| 亚洲欧洲99久久| 国产91丝袜在线播放| 精品对白一区国产伦| 亚洲高清免费观看高清完整版在线观看| 韩国女主播一区| 日韩视频一区二区在线观看| 亚洲电影一级片| 91福利视频网站| 亚洲欧美日韩国产成人精品影院| 国产精品一区二区不卡| 精品国产精品网麻豆系列| 午夜精品aaa| 欧美理论电影在线| 亚洲午夜久久久久中文字幕久| 99re免费视频精品全部| 中文字幕巨乱亚洲| 国产成人av一区二区| 国产日韩精品视频一区| 国产一区999| xvideos.蜜桃一区二区| 久久99国产乱子伦精品免费| 日韩欧美一二三四区| 免费在线观看精品| 91精品国产高清一区二区三区| 午夜视频在线观看一区二区| 欧美色综合天天久久综合精品| 亚洲精品欧美在线| 欧美成人在线直播| 久久99日本精品| 精品国产sm最大网站免费看| 久草这里只有精品视频| 26uuu国产一区二区三区| 国产成人啪午夜精品网站男同| 久久精品免费在线观看| 成人网在线播放| 亚洲免费观看高清| 欧美日韩小视频| 日本不卡123| 精品国产伦理网| 成人免费av在线| 亚洲欧美一区二区不卡| 欧美亚洲综合在线| 午夜精品一区二区三区电影天堂| 日韩一级在线观看| 国内精品嫩模私拍在线| 国产精品美女久久久久高潮| 91成人免费电影| 奇米影视一区二区三区| 国产亚洲欧美色| 91视频免费观看| 日本特黄久久久高潮| 26uuu精品一区二区三区四区在线 26uuu精品一区二区在线观看 | 日韩欧美一二三四区| 成人天堂资源www在线| 亚洲午夜视频在线观看| 2024国产精品|