亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? TI的2812的SCI的調試程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16     RCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEB15:1;      // 15  Receive Channel enable bit   
}; 

union RCERB_REG {
   Uint16                all;
   struct  RCERB_BITS  bit;
};

// XCERA control register bit definitions:
struct  XCERA_BITS {       // bit description
   Uint16     XCEA0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEA1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEA2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEA3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEA4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEA5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEA6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEA7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEA8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEA9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEA10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEA11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEA12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEA13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEA14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEA15:1;      // 15  Receive Channel enable bit 
}; 

union XCERA_REG {
   Uint16                all;
   struct  XCERA_BITS  bit;
};  

// XCERB control register bit definitions:
struct  XCERB_BITS {       // bit description
   Uint16     XCEB0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEB1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEB2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEB3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEB4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEB5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEB6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEB7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEB8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEB9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEB10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEB15:1;      // 15  Receive Channel enable bit 
}; 

union XCERB_REG {
   Uint16                all;
   struct  XCERB_BITS  bit;
};
  
// PCR1 control register bit definitions:
struct  PCR1_BITS {        // bit description
   Uint16     CLKRP:1;       // 0   Receive Clock polarity
   Uint16     CLKXP:1;       // 1   Transmit clock polarity  
   Uint16     FSRP:1;        // 2   Receive Frame synchronization polarity  
   Uint16     FSXP:1;        // 3   Transmit Frame synchronization polarity   
   Uint16     DR_STAT:1;     // 4   DR pin status - reserved for this McBSP  
   Uint16     DX_STAT:1;     // 5   DX pin status - reserved for this McBSP  
   Uint16     CLKS_STAT:1;   // 6   CLKS pin status - reserved for 28x -McBSP  
   Uint16     SCLKME:1;      // 7   Enhanced sample clock mode selection bit.
   Uint16     CLKRM:1;       // 8   Receiver Clock Mode 
   Uint16     CLKXM:1;       // 9   Transmitter Clock Mode.  
   Uint16     FSRM:1;        // 10  Receive Frame Synchronization Mode  
   Uint16     FSXM:1;        // 11  Transmit Frame Synchronization Mode
   Uint16     RIOEN:1;       // 12  General Purpose I/O Mode - reserved in this 28x-McBSP    
   Uint16     XIOEN:1;       // 13  General Purpose I/O Mode - reserved in this 28x-McBSP
   Uint16     IDEL_EN:1;     // 14  reserved in this 28x-McBSP
   Uint16     rsvd:1  ;      // 15  reserved
}; 

union PCR1_REG {
   Uint16               all;
   struct  PCR1_BITS  bit;
};
  
// RCERC control register bit definitions:
struct  RCERC_BITS {       // bit description
   Uint16     RCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEC15:1;      // 15  Receive Channel enable bit 
}; 

union RCERC_REG {
   Uint16                all;
   struct  RCERC_BITS  bit;
};  

// RCERD control register bit definitions:
struct  RCERD_BITS {       // bit description
   Uint16     RCED0:1;       // 0   Receive Channel enable bit  
   Uint16     RCED1:1;       // 1   Receive Channel enable bit  
   Uint16     RCED2:1;       // 2   Receive Channel enable bit  
   Uint16     RCED3:1;       // 3   Receive Channel enable bit   
   Uint16     RCED4:1;       // 4   Receive Channel enable bit  
   Uint16     RCED5:1;       // 5   Receive Channel enable bit  
   Uint16     RCED6:1;       // 6   Receive Channel enable bit  
   Uint16     RCED7:1;       // 7   Receive Channel enable bit 
   Uint16     RCED8:1;       // 8   Receive Channel enable bit  
   Uint16     RCED9:1;       // 9   Receive Channel enable bit  
   Uint16     RCED10:1;      // 10  Receive Channel enable bit  
   Uint16     RCED11:1;      // 11  Receive Channel enable bit 
   Uint16     RCED12:1;      // 12  Receive Channel enable bit  
   Uint16     RCED13:1;      // 13  Receive Channel enable bit  
   Uint16     RCED14:1;      // 14  Receive Channel enable bit  
   Uint16     RCED15:1;      // 15  Receive Channel enable bit 
}; 

union RCERD_REG {
   Uint16                all;
   struct  RCERD_BITS  bit;
};

// XCERC control register bit definitions:
struct  XCERC_BITS {       // bit description
   Uint16     XCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEC15:1;      // 15  Receive Channel enable bit 
}; 

union XCERC_REG {
   Uint16                all;
   struct  XCERC_BITS  bit;
};  

// XCERD control register bit definitions:
struct  XCERD_BITS {       // bit description
   Uint16     XCED0:1;       // 0   Receive Channel enable bit  
   Uint16     XCED1:1;       // 1   Receive Channel enable bit  
   Uint16     XCED2:1;       // 2   Receive Channel enable bit  
   Uint16     XCED3:1;       // 3   Receive Channel enable bit   
   Uint16     XCED4:1;       // 4   Receive Channel enable bit  
   Uint16     XCED5:1;       // 5   Receive Channel enable bit  
   Uint16     XCED6:1;       // 6   Receive Channel enable bit  
   Uint16     XCED7:1;       // 7   Receive Channel enable bit 
   Uint16     XCED8:1;       // 8   Receive Channel enable bit  
   Uint16     XCED9:1;       // 9   Receive Channel enable bit  
   Uint16     XCED10:1;      // 10  Receive Channel enable bit  
   Uint16     XCED11:1;      // 11  Receive Channel enable bit 
   Uint16     XCED12:1;      // 12  Receive Channel enable bit  
   Uint16     XCED13:1;      // 13  Receive Channel enable bit  
   Uint16     XCED14:1;      // 14  Receive Channel enable bit  
   Uint16     XCED15:1;      // 15  Receive Channel enable bit 
}; 

union XCERD_REG {
   Uint16                all;
   struct  XCERD_BITS  bit;
};
  
// RCERE control register bit definitions:
struct  RCERE_BITS {       // bit description
   Uint16     RCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEE15:1;      // 15  Receive Channel enable bit 
}; 

union RCERE_REG {
   Uint16                all;
   struct  RCERE_BITS  bit;
};  

// RCERF control register bit definitions:
struct  RCERF_BITS {       // bit   description
   Uint16     RCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEF15:1;      // 15  Receive Channel enable bit 
}; 

union RCERF_REG {
   Uint16                all;
   struct  RCERF_BITS  bit;
};

// XCERE control register bit definitions:
struct  XCERE_BITS {       // bit description
   Uint16     XCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEE15:1;      // 15  Receive Channel enable bit 
}; 

union XCERE_REG {
   Uint16                all;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
一区二区三区中文字幕精品精品| 久久免费视频色| 国产精品亚洲综合一区在线观看| 污片在线观看一区二区| 亚洲一区二区三区视频在线播放| 国产精品日韩精品欧美在线| 精品国产凹凸成av人导航| 欧美不卡一区二区三区四区| 欧美精品乱人伦久久久久久| 欧美男人的天堂一二区| 91精品国产手机| 精品国产一区二区三区久久影院| 日韩精品一区二区在线| 日韩欧美在线影院| 久久久噜噜噜久久人人看 | 欧美人与z0zoxxxx视频| 欧美日韩精品一区二区三区蜜桃| 91麻豆精品国产综合久久久久久 | 日韩va欧美va亚洲va久久| 亚洲成人动漫在线观看| 天堂一区二区在线免费观看| 蜜臀va亚洲va欧美va天堂| 午夜久久久影院| 麻豆精品在线视频| 国模无码大尺度一区二区三区| 日本在线不卡一区| 蜜桃av一区二区三区电影| 日本欧美久久久久免费播放网| 午夜精品福利视频网站| 青草av.久久免费一区| 另类综合日韩欧美亚洲| 国产一区二区三区国产| 国产成人精品免费看| 成人在线一区二区三区| 国产成人综合亚洲91猫咪| 韩国毛片一区二区三区| 丝袜亚洲另类丝袜在线| 美腿丝袜一区二区三区| 国产剧情一区二区| 狠狠狠色丁香婷婷综合激情| 成人久久视频在线观看| 在线视频欧美精品| 91精品国产麻豆国产自产在线| av亚洲精华国产精华| 不卡av在线网| 一本色道久久综合亚洲91| 91黄色免费网站| 精品少妇一区二区三区免费观看 | 亚洲成在人线免费| 蓝色福利精品导航| 91在线无精精品入口| 欧美精品第1页| 久久精品人人做| 亚洲一二三四在线观看| 一区二区三区四区在线免费观看 | 欧美日精品一区视频| 欧美α欧美αv大片| 综合久久久久久| 蜜臀va亚洲va欧美va天堂| 成人免费毛片高清视频| 91精选在线观看| 亚洲国产精品高清| 免费在线观看一区二区三区| 成人黄色av电影| 日韩一区二区不卡| 久久精品男人的天堂| 日本在线不卡视频| 色哟哟国产精品| 国产蜜臀av在线一区二区三区| 五月天精品一区二区三区| 成人av电影免费观看| 欧美一区三区四区| 亚洲与欧洲av电影| 成人晚上爱看视频| 欧美在线不卡视频| 久久久精品国产免大香伊| 久久久精品欧美丰满| 亚洲成人av一区| 91视频一区二区三区| 久久久久久久久一| 麻豆国产欧美一区二区三区| 欧美性受xxxx黑人xyx性爽| 中文字幕不卡一区| 国产91精品入口| 欧美v日韩v国产v| 亚洲一二三区在线观看| av午夜一区麻豆| 国产三级一区二区三区| 国内外精品视频| 日韩精品一区二区三区老鸭窝 | 欧美色区777第一页| 亚洲色图.com| 色综合久久久久综合体桃花网| 国产亚洲欧美色| 国产成人av影院| 久久久蜜臀国产一区二区| 夜夜嗨av一区二区三区四季av| 国产自产高清不卡| 欧美一级在线免费| 国产精品99久久久| 国产精品国产三级国产a| 丰满少妇久久久久久久| 中文在线一区二区| 成人激情黄色小说| 亚洲免费观看在线观看| 色哟哟在线观看一区二区三区| 亚洲精品网站在线观看| 色综合久久88色综合天天免费| 一区二区在线免费观看| 欧美三级视频在线播放| 日韩精品一二区| 在线观看av不卡| 欧美aaaaaa午夜精品| 欧美日韩mp4| 日韩国产精品大片| www久久久久| 99re视频精品| 偷拍一区二区三区| 精品国免费一区二区三区| 国产成人午夜精品影院观看视频 | 另类小说图片综合网| 久久亚洲一级片| 91亚洲男人天堂| 五月天亚洲精品| 国产女主播一区| 欧美三级电影一区| 青青青爽久久午夜综合久久午夜| 国产欧美日韩综合| 成人一级视频在线观看| 一区二区三区精品在线观看| 在线电影院国产精品| 国产精品亚洲第一区在线暖暖韩国| 国产精品久久久久久久久免费丝袜| 色呦呦国产精品| 久久国产福利国产秒拍| 中文字幕佐山爱一区二区免费| 欧美视频完全免费看| 精品一区二区三区免费毛片爱 | 在线观看www91| 日韩专区中文字幕一区二区| 欧美videossexotv100| 国产一区二区三区免费观看| 天天操天天干天天综合网| 国产欧美精品在线观看| 91精品国产高清一区二区三区| 粉嫩aⅴ一区二区三区四区| 日本中文字幕不卡| 亚洲色图.com| 亚洲国产精品传媒在线观看| 777久久久精品| 日本黄色一区二区| 99久久综合国产精品| 国产又粗又猛又爽又黄91精品| 亚洲一区av在线| 自拍偷在线精品自拍偷无码专区 | 99精品视频中文字幕| 久久精品国产网站| 视频一区二区三区在线| 国产精品午夜免费| 欧美一区二区视频观看视频| 在线成人免费视频| 欧美性受xxxx| 在线观看精品一区| 91丨porny丨户外露出| 成人激情校园春色| 国内久久精品视频| 久久精品国产一区二区| 全国精品久久少妇| 美女在线观看视频一区二区| 亚洲专区一二三| 亚洲午夜日本在线观看| 亚洲日本护士毛茸茸| 亚洲视频在线一区观看| 自拍偷拍亚洲欧美日韩| 《视频一区视频二区| 久久女同精品一区二区| 91精品国产综合久久香蕉麻豆| 色欧美乱欧美15图片| 色婷婷激情久久| 欧美色网站导航| 欧美日韩国产综合一区二区三区| 在线观看网站黄不卡| av男人天堂一区| www.久久精品| 在线播放欧美女士性生活| 欧美高清激情brazzers| 日韩一区和二区| 久久―日本道色综合久久| 久久久国产一区二区三区四区小说 | 视频在线观看91| 久久电影网电视剧免费观看| 国内精品国产成人国产三级粉色| 黑人巨大精品欧美黑白配亚洲| 黑人巨大精品欧美黑白配亚洲| 国产高清精品网站| 99国产精品久久久久| 日本高清不卡aⅴ免费网站| 欧美日韩精品一区二区三区| 日韩亚洲欧美一区二区三区| 国产女主播一区|