亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? TI的2812的SCI的調(diào)試程序
?? H
?? 第 1 頁 / 共 3 頁
字號(hào):
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩精品91亚洲二区在线观看| 亚洲一区二三区| 国产精品免费免费| 一区二区三区蜜桃网| 日韩av电影天堂| 粉嫩一区二区三区在线看| 成人国产精品免费观看动漫| 色女孩综合影院| 久久综合九色综合97婷婷女人| 成人欧美一区二区三区白人| 亚洲丶国产丶欧美一区二区三区| 蜜臀av国产精品久久久久 | 国产福利91精品一区| 91在线无精精品入口| 欧美成人女星排行榜| 亚洲一区二区三区视频在线播放| 免费观看91视频大全| av高清久久久| 精品1区2区在线观看| 亚洲女子a中天字幕| 国产激情偷乱视频一区二区三区| 欧美高清视频在线高清观看mv色露露十八| 日本一区二区三区电影| 男人的天堂亚洲一区| 日韩精品中文字幕一区| 国产精品久久国产精麻豆99网站| 毛片av一区二区| 欧美一区午夜视频在线观看| 亚洲黄色免费电影| aaa国产一区| 国产精品欧美精品| 成人黄色网址在线观看| 中文字幕在线观看不卡| 成人一区二区在线观看| 国产精品久久久久久亚洲伦| 成人精品视频.| 蜜臀精品一区二区三区在线观看| 欧美日韩国产三级| 亚洲成人av免费| 欧美成人精品二区三区99精品| 日韩电影一区二区三区| 久久久久国产一区二区三区四区| 国产成人免费视频网站高清观看视频| 日本一区二区三区在线不卡| 91啪亚洲精品| 亚洲一区二区在线视频| 日韩欧美视频在线| 成人a级免费电影| 日韩av电影天堂| 国产精品视频第一区| 在线免费视频一区二区| 国产美女在线精品| 一区二区三区欧美日| 日韩亚洲电影在线| www.在线成人| 美女mm1313爽爽久久久蜜臀| 亚洲国产高清在线观看视频| 欧美视频精品在线观看| 国产精品香蕉一区二区三区| 亚洲不卡一区二区三区| 亚洲欧美综合另类在线卡通| 日韩一区二区视频| 大白屁股一区二区视频| 九九国产精品视频| 日韩和欧美的一区| 樱花草国产18久久久久| 亚洲欧洲三级电影| 欧美极品少妇xxxxⅹ高跟鞋 | 日本欧美肥老太交大片| 一区二区三区在线播放| 国产精品麻豆欧美日韩ww| 91麻豆精品国产91久久久| 91成人网在线| 色系网站成人免费| 91麻豆文化传媒在线观看| 99精品一区二区三区| 成人午夜精品一区二区三区| 国产一区二区主播在线| 激情av综合网| 高清不卡一区二区| 成人午夜在线视频| 成人免费黄色大片| 色老汉一区二区三区| 欧美日韩三级在线| 91精品福利在线一区二区三区| 欧美日韩不卡在线| 精品国产91九色蝌蚪| 国产亚洲婷婷免费| 亚洲婷婷国产精品电影人久久| 国产精品拍天天在线| 一区二区在线观看免费| 亚洲一区二区三区四区在线免费观看| 伊人婷婷欧美激情| 成人黄色大片在线观看| 在线亚洲人成电影网站色www| 色综合色狠狠天天综合色| 欧美日韩精品一区二区在线播放| 51精品秘密在线观看| 久久亚洲欧美国产精品乐播| 国产精品亲子伦对白| 首页国产欧美日韩丝袜| 成人精品视频一区二区三区尤物| 欧美午夜精品一区二区三区| 欧美成人在线直播| 一区二区日韩电影| 国产成人自拍网| 欧美巨大另类极品videosbest | 国产大片一区二区| 日韩一级片网址| 亚洲综合免费观看高清完整版在线| 国产资源精品在线观看| 国产日韩欧美制服另类| 久久精品国产久精国产| 欧美天天综合网| 亚洲欧美国产三级| 99精品久久只有精品| 国产婷婷色一区二区三区| 免费成人在线播放| 欧美日本精品一区二区三区| 一区二区三区四区国产精品| 不卡的av电影| 亚洲欧美日韩久久| 日韩视频免费观看高清完整版 | 亚洲精品国产精华液| 97久久久精品综合88久久| 国产婷婷色一区二区三区 | 久久这里只有精品6| 国产毛片精品一区| 国产精品午夜在线观看| 日本精品一区二区三区四区的功能| 亚洲色图都市小说| 色吧成人激情小说| 天天射综合影视| 久久久久久久久久久久久夜| 国产高清久久久| 亚洲精品免费在线观看| 欧美丝袜丝交足nylons| 激情丁香综合五月| 亚洲精品国产视频| 中文字幕一区二区三区不卡在线| 国产成人亚洲综合a∨婷婷图片| 欧美高清在线一区| 欧美电影一区二区三区| 国产精品中文欧美| 亚洲福利视频三区| 欧美国产日本韩| 制服丝袜av成人在线看| 国产大陆a不卡| 丝袜美腿高跟呻吟高潮一区| 久久精品夜色噜噜亚洲a∨| 色八戒一区二区三区| 国产麻豆欧美日韩一区| 亚洲第一狼人社区| 亚洲三级理论片| 国产清纯白嫩初高生在线观看91| 一本色道久久综合精品竹菊| 激情图片小说一区| 日本亚洲最大的色成网站www| 亚洲欧美韩国综合色| 中文字幕一区不卡| 国产喂奶挤奶一区二区三区| 日韩午夜精品电影| 欧美一级黄色大片| 日韩视频一区二区在线观看| 欧美揉bbbbb揉bbbbb| 日本高清无吗v一区| 99久久亚洲一区二区三区青草| 成人美女视频在线观看| 国产寡妇亲子伦一区二区| 国产精品自拍在线| 国产成人午夜电影网| 国产电影一区在线| 成年人国产精品| 91女神在线视频| 在线精品视频小说1| 色婷婷av久久久久久久| 欧美美女喷水视频| 欧美成人伊人久久综合网| 精品国产第一区二区三区观看体验| 欧美一区二区三区免费观看视频| 欧美久久久久久蜜桃| 欧美www视频| 国产精品久久午夜| 午夜精品久久久久久不卡8050| 精品一区二区三区久久久| 99久久免费国产| 精品免费99久久| 亚洲一区在线观看网站| 精品在线免费视频| 日本久久电影网| 久久久美女艺术照精彩视频福利播放| 中文子幕无线码一区tr| 日韩精品每日更新| 成人av网站免费观看| 337p亚洲精品色噜噜| 亚洲欧美偷拍卡通变态| 国产乱妇无码大片在线观看| 在线观看国产91| 中文字幕一区二区不卡| 国产精品99久久久久|