亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? TI的2812的TIMER的調試程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
99精品视频在线观看免费| 一区二区在线免费观看| 国产乱子轮精品视频| 欧美一区二区三区在线看| 日韩在线观看一区二区| 日韩精品一区二区三区swag| 国产乱码字幕精品高清av| 国产片一区二区三区| 91啪九色porn原创视频在线观看| 一区二区三区中文字幕精品精品 | 日韩毛片在线免费观看| 91蝌蚪国产九色| 午夜欧美一区二区三区在线播放| 欧美一区二区三区婷婷月色| 国产伦精品一区二区三区在线观看| 久久久久久亚洲综合| 色综合天天做天天爱| 日韩综合一区二区| 国产婷婷色一区二区三区四区 | 欧美日韩日日摸| 老司机精品视频导航| 国产女人18毛片水真多成人如厕 | 97精品电影院| 三级影片在线观看欧美日韩一区二区| 精品三级在线看| 99riav一区二区三区| 免费观看在线色综合| 国产精品传媒视频| 日韩三级在线免费观看| 成人深夜在线观看| 亚洲国产成人91porn| 国产片一区二区三区| 884aa四虎影成人精品一区| 国产成人免费xxxxxxxx| 午夜精品影院在线观看| 国产精品私人自拍| 91麻豆精品国产91久久久久久久久| 国产精品一卡二卡| 国产一区二区伦理| 日韩高清欧美激情| 亚洲天堂精品在线观看| 日韩欧美中文字幕一区| 色诱视频网站一区| 成熟亚洲日本毛茸茸凸凹| 五月婷婷色综合| 亚洲欧洲日产国码二区| 欧美精品一区二区三区蜜桃视频| 欧美伊人久久久久久久久影院| 国产成人综合网站| 美国十次了思思久久精品导航| 亚洲精品免费电影| 中文字幕第一区| 精品久久久三级丝袜| 欧美精品久久久久久久多人混战 | 国产成人啪午夜精品网站男同| 污片在线观看一区二区| 玉米视频成人免费看| 国产精品高潮久久久久无| 久久久久亚洲蜜桃| ww久久中文字幕| 日韩欧美黄色影院| 91精品国产色综合久久不卡蜜臀 | 91在线你懂得| 懂色av一区二区三区免费看| 久久精品久久综合| 日产精品久久久久久久性色| 一区二区三区中文字幕精品精品 | 欧美四级电影在线观看| 91精品福利视频| 色婷婷av久久久久久久| 99久久精品国产毛片| 成人黄色网址在线观看| 国产乱码精品一品二品| 国产美女精品一区二区三区| 国产一区二区久久| 国产在线精品一区二区不卡了 | 午夜激情综合网| 午夜久久久久久| 日本伊人精品一区二区三区观看方式| 五月天网站亚洲| 奇米影视一区二区三区小说| 日韩中文欧美在线| 精品一区二区综合| 日韩一级视频免费观看在线| 欧美一级日韩免费不卡| 日韩精品最新网址| 国产丝袜欧美中文另类| 国产精品美女久久久久久2018 | 色综合久久66| 欧美日韩小视频| 日韩欧美国产wwwww| 久久综合久久99| 国产欧美日韩在线| 亚洲人成小说网站色在线| 亚洲自拍另类综合| 免费成人在线影院| 国产成人精品1024| 一本大道av一区二区在线播放| 欧美三级电影在线观看| 3d成人h动漫网站入口| 精品国产91亚洲一区二区三区婷婷| 欧美精品一区在线观看| 中文字幕日韩精品一区| 亚洲成人第一页| 国产激情一区二区三区四区| 色哟哟精品一区| 日韩精品一区二区在线观看| 国产精品视频一二三| 亚洲制服丝袜av| 国产麻豆精品视频| 欧美色老头old∨ideo| 欧美成人性战久久| 综合网在线视频| 久久精品久久综合| 在线日韩一区二区| 久久久综合视频| 亚洲综合一区二区三区| 国内成+人亚洲+欧美+综合在线| 91免费看`日韩一区二区| 欧美一区二区三区免费大片| 国产精品国产三级国产普通话三级| 亚洲一区免费观看| 国产传媒欧美日韩成人| 欧美三级蜜桃2在线观看| 国产女人18毛片水真多成人如厕 | 色综合久久99| 欧美成人一区二区三区片免费 | 亚洲激情校园春色| 老司机精品视频导航| 在线观看成人小视频| 欧美tickling网站挠脚心| 亚洲猫色日本管| 国产成人综合自拍| 欧美一级淫片007| 亚洲激情在线激情| 成人免费视频app| 精品久久国产字幕高潮| 午夜精品久久久久久久久久| 成人免费看的视频| 欧美变态口味重另类| 天堂成人国产精品一区| 色综合天天综合色综合av | 欧美三级日韩三级| 麻豆精品精品国产自在97香蕉 | 麻豆精品视频在线观看| 欧美精品777| 国产精品高潮呻吟久久| 高清国产一区二区| 欧美大片在线观看一区| 亚洲一区二区三区中文字幕在线| 精品一区二区三区在线观看国产| 日本久久一区二区三区| 最新成人av在线| 欧美视频一区在线| 午夜久久久久久| 精品欧美一区二区在线观看| 久久精品999| 91精品国产麻豆| 久久99国产精品尤物| 91.com视频| 成人性生交大片免费| 一区二区中文视频| 在线看国产一区二区| 一区二区三区视频在线看| 欧美日韩精品三区| 激情图片小说一区| 亚洲男女一区二区三区| 色综合久久久网| 美洲天堂一区二卡三卡四卡视频| 4438x成人网最大色成网站| 久久99国产精品久久99果冻传媒| 久久久久99精品国产片| av不卡免费电影| 播五月开心婷婷综合| 国内精品国产成人国产三级粉色 | 在线亚洲+欧美+日本专区| 欧美高清视频一二三区 | 成人免费高清视频| 884aa四虎影成人精品一区| 欧美精品一区二区在线观看| 国产午夜精品久久久久久免费视| 国产精品综合一区二区三区| 久久久精品人体av艺术| 成人性生交大合| 亚洲日本va午夜在线影院| 91成人看片片| 蜜桃av一区二区三区电影| 精品福利一二区| av成人老司机| 午夜视频在线观看一区二区三区| 91精品午夜视频| 国产精品白丝jk白祙喷水网站| 国产精品青草综合久久久久99| 91蝌蚪国产九色| 另类综合日韩欧美亚洲| 日本一区二区三区国色天香| 在线精品视频一区二区| 日本不卡123| 136国产福利精品导航| 欧美日韩一区二区不卡|