亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? ccs平臺上使用的內存檢測程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产婷婷色一区二区三区在线| 国产女人18毛片水真多成人如厕| 日韩精品一区二| 国产精品无码永久免费888| 天天做天天摸天天爽国产一区| 岛国精品在线观看| 日韩三级视频中文字幕| 一区二区久久久久久| 粉嫩一区二区三区在线看| 欧美一区三区四区| 一区二区三区.www| 色综合一个色综合| 中文字幕欧美三区| 国产黄人亚洲片| 亚洲精品一区二区三区蜜桃下载| 午夜日韩在线观看| 欧美日韩在线不卡| 一区二区在线观看视频| 99视频精品全部免费在线| 国产人妖乱国产精品人妖| 久久av资源网| 日韩三级免费观看| 日本 国产 欧美色综合| 制服丝袜av成人在线看| 婷婷国产v国产偷v亚洲高清| 欧美日韩国产在线播放网站| 一区二区三区美女视频| 97久久超碰国产精品| 亚洲人成亚洲人成在线观看图片| 成人福利视频在线看| 国产精品入口麻豆九色| www.亚洲色图| 国产精品嫩草影院av蜜臀| 成人激情动漫在线观看| 国产精品久久久久久久久搜平片| 懂色av一区二区夜夜嗨| 国产日韩欧美亚洲| 成人激情av网| 亚洲欧美日韩人成在线播放| 欧美无砖专区一中文字| 丝袜美腿亚洲一区二区图片| 欧美视频第二页| 日本视频一区二区| 欧美白人最猛性xxxxx69交| 国产精品一二三| 17c精品麻豆一区二区免费| 97精品久久久午夜一区二区三区 | 这里是久久伊人| 蜜臀精品久久久久久蜜臀| 日韩亚洲欧美高清| 国产一区二区三区免费| 国产精品人人做人人爽人人添| 91网站在线观看视频| 亚洲一二三区不卡| 精品国产乱码久久| 成人黄色网址在线观看| 亚洲午夜精品网| 日韩欧美中文字幕制服| aaa国产一区| 日韩电影在线一区二区三区| 久久影院午夜片一区| 99riav久久精品riav| 午夜久久久久久久久久一区二区| 日韩三级免费观看| 91看片淫黄大片一级在线观看| 天天av天天翘天天综合网| 精品电影一区二区三区| 91在线观看视频| 免费观看成人鲁鲁鲁鲁鲁视频| 亚洲国产高清不卡| 欧美精品久久一区| 国产黄人亚洲片| 五月天网站亚洲| 1000部国产精品成人观看| 欧美一级在线免费| 91视频.com| 国产精品影视在线观看| 亚洲五月六月丁香激情| 欧美激情综合五月色丁香小说| 欧美日韩的一区二区| 成人一级黄色片| 久久国产三级精品| 亚洲一区在线看| 欧美国产视频在线| 久久久久亚洲蜜桃| 欧美日韩成人高清| 91一区二区在线| 国产精品亚洲第一区在线暖暖韩国 | 国产另类ts人妖一区二区| 亚洲一二三区不卡| 中文字幕亚洲区| 久久综合五月天婷婷伊人| 欧美日韩色综合| 色婷婷精品久久二区二区蜜臂av | 日韩国产欧美在线播放| 亚洲裸体xxx| 国产精品卡一卡二卡三| 久久综合久色欧美综合狠狠| 69av一区二区三区| 欧美日韩一区二区三区在线| 色婷婷精品久久二区二区蜜臀av| 懂色av中文一区二区三区| 日韩毛片高清在线播放| 91蜜桃传媒精品久久久一区二区| 免费在线看成人av| 亚洲同性gay激情无套| 国产精品乱人伦一区二区| 一本在线高清不卡dvd| 成人在线综合网站| 国产成人自拍高清视频在线免费播放| 热久久免费视频| 亚洲成av人片在线| 午夜久久久久久电影| 性久久久久久久久久久久| 性做久久久久久久久| 亚洲18影院在线观看| 午夜精彩视频在线观看不卡| 亚洲成人第一页| 丝袜亚洲另类欧美| 久久精品久久久精品美女| 美日韩一区二区| 久久99国产精品免费| 精品亚洲欧美一区| 成人免费看黄yyy456| www.爱久久.com| 色婷婷香蕉在线一区二区| 欧美日韩国产首页| 91啪在线观看| 成人免费三级在线| 成人激情图片网| 色综合视频在线观看| 欧美日韩在线免费视频| 欧美一区二区三区在线看| 中文字幕在线不卡一区| 中文字幕色av一区二区三区| 亚洲黄一区二区三区| 午夜成人免费电影| 国产精品白丝av| 欧日韩精品视频| 欧美videos中文字幕| 中文字幕一区二区三区蜜月| 亚洲国产精品自拍| 国产一区二区三区av电影| 岛国av在线一区| 欧美精选一区二区| 久久精品视频免费观看| 一区二区欧美在线观看| 久久av资源站| 91国偷自产一区二区开放时间| 欧美一区二区精品在线| 国产精品日韩成人| 日韩精品一级二级 | 一本大道综合伊人精品热热| 欧美日韩一级黄| 久久免费看少妇高潮| 亚洲综合免费观看高清完整版在线| 老司机精品视频线观看86| 播五月开心婷婷综合| 91精品国产色综合久久ai换脸 | 成人动漫在线一区| 欧美一区永久视频免费观看| 亚洲欧洲日韩av| 久久成人久久爱| 91久久线看在观草草青青| 久久综合久久综合久久| 亚洲国产人成综合网站| 99久久久久免费精品国产| 欧美tk丨vk视频| 亚洲观看高清完整版在线观看| 成人性生交大片免费看在线播放| 欧美精品v国产精品v日韩精品| 国产精品午夜久久| 国内精品久久久久影院一蜜桃| 欧美色图一区二区三区| 国产精品色婷婷久久58| 国产呦精品一区二区三区网站| 欧美人狂配大交3d怪物一区| 中文字幕在线一区| 丁香另类激情小说| 国产亚洲精品7777| 久久福利资源站| 欧美一区二区三区色| 亚洲一区二区三区在线播放| 91麻豆高清视频| 亚洲男人天堂av| 91亚洲精品乱码久久久久久蜜桃| 国产精品丝袜黑色高跟| 国产美女精品人人做人人爽| 日韩亚洲欧美一区| 看国产成人h片视频| 91精品国产欧美一区二区18| 一区二区在线观看不卡| 99国产精品久久久久久久久久久| 26uuu欧美| 国产乱子伦一区二区三区国色天香| 欧美刺激脚交jootjob| 美女脱光内衣内裤视频久久网站 | 麻豆国产精品官网| 日韩视频一区二区在线观看| 偷拍与自拍一区|