亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 數字信號處理器 原理、結構及應用基礎-TMS320F28x所附光盤源程序C-C++ 劉和平等編著
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16                all;
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspaRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
在线不卡欧美精品一区二区三区| caoporm超碰国产精品| 国产精品久久久久久久久免费丝袜| 欧美日韩一二三区| 99久久综合狠狠综合久久| 精品亚洲国内自在自线福利| 亚洲大尺度视频在线观看| 国产精品国产三级国产aⅴ入口| 欧美一卡二卡在线| 欧美日韩国产成人在线91| 91同城在线观看| 91色porny在线视频| 91影视在线播放| 国产ts人妖一区二区| 无码av免费一区二区三区试看| 亚洲欧美怡红院| 亚洲视频你懂的| 日韩美女久久久| 自拍偷拍欧美激情| 一区二区三区视频在线看| 一区二区三区高清在线| 亚洲电影一级黄| 香蕉影视欧美成人| 蜜桃av噜噜一区| 老司机精品视频在线| 国产专区欧美精品| 国产69精品久久久久777| 丰满岳乱妇一区二区三区| 成人免费电影视频| 精东粉嫩av免费一区二区三区| 久久疯狂做爰流白浆xx| 日韩精品一卡二卡三卡四卡无卡| 首页国产欧美日韩丝袜| 精品综合免费视频观看| 懂色av一区二区三区免费观看| 国产大片一区二区| 欧美日韩国产另类一区| 蜜臀久久99精品久久久久宅男| 亚洲国产中文字幕| 日韩高清一区二区| 老司机免费视频一区二区 | 美国精品在线观看| 精品一区二区三区视频| 成人高清视频在线| 欧美日韩在线精品一区二区三区激情| 91亚洲精华国产精华精华液| 欧美日韩亚洲综合在线| 日韩精品一区二区三区在线| 国产欧美日韩在线| 亚洲一二三级电影| 精品在线一区二区三区| 97久久精品人人做人人爽50路| 日韩一区二区在线播放| 欧美另类videos死尸| 精品久久久久香蕉网| 国产亚洲美州欧州综合国| 一区二区国产视频| 国产精品羞羞答答xxdd| 欧美在线观看视频一区二区三区| 在线看不卡av| 日韩免费在线观看| 亚洲图片欧美视频| 丁香六月综合激情| 欧美一区二区观看视频| 日韩精品一区二区三区在线观看 | 欧美变态tickle挠乳网站| 国产精品福利在线播放| 日本亚洲天堂网| aa级大片欧美| 久久老女人爱爱| 首页国产丝袜综合| 色94色欧美sute亚洲13| 国产色产综合色产在线视频| 蜜桃视频一区二区| 色婷婷国产精品综合在线观看| 久久久777精品电影网影网| 亚洲午夜电影在线观看| 国产传媒一区在线| 69p69国产精品| 亚洲影院久久精品| 91视频国产资源| 国产欧美精品一区二区三区四区| 日av在线不卡| 欧美精品久久99| 亚洲电影在线免费观看| 色94色欧美sute亚洲线路一ni| 国产精品嫩草99a| 国产成人精品亚洲午夜麻豆| 精品电影一区二区三区| 免播放器亚洲一区| 无吗不卡中文字幕| 成人性生交大片免费看中文| 欧美日韩一本到| 日本一区二区三区免费乱视频 | 久久精品一区二区| 国产在线日韩欧美| 精品av久久707| 亚洲高清免费观看高清完整版在线观看| 国产成人啪午夜精品网站男同| 久久综合视频网| 国内成人精品2018免费看| 欧美精品一区二区不卡| 国产九色sp调教91| 国产精品卡一卡二| 99国产精品久久| 伊人婷婷欧美激情| 欧美日韩一区二区在线观看视频 | 欧美老肥妇做.爰bbww视频| 国产精品麻豆网站| 在线观看欧美黄色| 图片区日韩欧美亚洲| www国产亚洲精品久久麻豆| 国产精品亚洲视频| 亚洲男人的天堂一区二区| 色噜噜偷拍精品综合在线| 亚洲一二三区在线观看| 9191精品国产综合久久久久久| 日韩亚洲欧美在线| 99久久精品国产一区二区三区| 国产精品区一区二区三| k8久久久一区二区三区| 亚洲1区2区3区视频| 91麻豆精品国产91| 99精品欧美一区| 亚洲美女在线国产| 在线电影国产精品| 国产成人精品一区二| 一区二区欧美在线观看| 精品理论电影在线观看| 成a人片国产精品| 蜜臀久久99精品久久久画质超高清 | 99久久精品国产导航| 亚洲成人手机在线| 久久久精品人体av艺术| 欧美日韩和欧美的一区二区| 国产乱妇无码大片在线观看| 性感美女极品91精品| 精品日韩欧美一区二区| 色菇凉天天综合网| 国产麻豆视频一区二区| 亚洲成人动漫在线观看| 国产人妖乱国产精品人妖| 欧美一区二区免费观在线| 91在线一区二区| 国产最新精品精品你懂的| 中国av一区二区三区| 91免费看`日韩一区二区| 国产一区二区在线看| 天堂久久一区二区三区| ...中文天堂在线一区| 2024国产精品| 欧美一区二区免费观在线| 国内成人精品2018免费看| 亚洲r级在线视频| 日韩av电影天堂| 久久激情五月激情| 国产一区二区在线看| 国产精品77777| www.综合网.com| 91麻豆福利精品推荐| 欧美亚洲国产一区在线观看网站 | 91精品国产综合久久婷婷香蕉| 欧美日本在线看| 日韩亚洲欧美中文三级| 久久日一线二线三线suv| 中文字幕成人av| 亚洲欧美在线视频观看| 一区二区三区鲁丝不卡| 奇米精品一区二区三区在线观看一| 蜜臀av性久久久久av蜜臀妖精| 狠狠色丁香久久婷婷综| 成人av在线观| 欧美电影在线免费观看| 欧美本精品男人aⅴ天堂| 国产精品乱码一区二区三区软件| 亚洲免费观看在线观看| 日韩精品亚洲一区二区三区免费| 久久国产麻豆精品| www.欧美日韩国产在线| 欧美丝袜第三区| 国产喷白浆一区二区三区| 亚洲精品成人精品456| 青青草一区二区三区| 国产成人99久久亚洲综合精品| 97精品国产露脸对白| 日韩精品一区二区三区蜜臀| 国产精品第五页| 奇米精品一区二区三区在线观看 | 在线观看日韩毛片| 日韩欧美久久久| 一区二区三区成人在线视频| 精品在线免费观看| 91成人免费网站| 中文字幕乱码亚洲精品一区| 日韩不卡一区二区三区| 欧美亚洲综合在线| 国产精品看片你懂得| 狠狠色综合播放一区二区| 欧美手机在线视频| 自拍偷拍亚洲激情|