亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? dsp28_ev.h

?? 數(shù)字信號(hào)處理器 原理、結(jié)構(gòu)及應(yīng)用基礎(chǔ)-TMS320F28x所附光盤源程序C-C++ 劉和平等編著
?? H
?? 第 1 頁 / 共 2 頁
字號(hào):
//
//      TMDX ALPHA RELEASE
//      Intended for product evaluation purposes
//
//###########################################################################
//
// FILE:	DSP28_Ev.h
//
// TITLE:	DSP28 Device Event Manager Register Definitions.
//
//###########################################################################
//
//  Ver | dd mmm yyyy | Who  | Description of changes
// =====|=============|======|===============================================
//  0.55| 06 May 2002 | L.H. | EzDSP Alpha Release
//  0.56| 17 May 2002 | L.H. | Removed extra reserved word in EVA EVB reg file
//  0.57| 27 May 2002 | L.H. | No change
//  0.58| 29 Jun 2002 | L.H. | Fixed missing bits in GPTCONA
//###########################################################################

#ifndef DSP28_EV_H
#define DSP28_EV_H

/* --------------------------------------------------- */
/* F2810/12 Event Manager (EV) GP Timer Registers      */
/*                                                     */
/* ----------------------------------------------------*/

/* Overall Timer Control Register */

struct GPTCONA_BITS  {
   Uint16 T1PIN:2;         // 1:0   Polarity of GP timer 1 compare
   Uint16 T2PIN:2;         // 3:2   Polarity of GP timer 2 compare
   Uint16 T1CMPOE:1;       // 4 	Timer1 compare output
   Uint16 T2CMPOE:1;       // 5     Timer2 compare output 
   Uint16 TCOMPOE:1;       // 6     Compare output enable
   Uint16 T1TOADC:2;       // 8:7   Start ADC with timer 1 event
   Uint16 T2TOADC:2;       // 10:9  Start ADC with timer 2 event
   Uint16 rsvd2:2;         // 12:11 reserved
   Uint16 T1STAT:1;        // 13    GP Timer 1 status (read only)
   Uint16 T2STAT:1;        // 14    GP Timer 2 status (read only)
   Uint16 rsvd:1;          // 15    reserved
};

/* Allow access to the bit fields or entire register */
union GPTCONA_REG {
   Uint16        all;
   struct  GPTCONA_BITS bit;
};

struct GPTCONB_BITS  {
   Uint16 T3PIN:2;         // 1:0   Polarity of GP timer 3 compare
   Uint16 T4PIN:2;         // 3:2   Polarity of GP timer 4 compare
   Uint16 T3CMPOE:1;       // 4 	Timer3 compare output
   Uint16 T4CMPOE:1;       // 5     Timer4 compare output 
   Uint16 TCOMPOE:1;       // 6     Compare output enable
   Uint16 T3TOADC:2;       // 8:7   Start ADC with timer 3 event
   Uint16 T4TOADC:2;       // 10:9  Start ADC with timer 4 event
   Uint16 T1CTRIP:1;       // 11    Timer1 trip enable
   Uint16 T2CTRIP:1;       // 12    Timer2 trip enable
   Uint16 T3STAT:1;        // 13    GP Timer 3 status (read only)
   Uint16 T4STAT:1;        // 14    GP Timer 4 status (read only)
   Uint16 rsvd2:1;         // 15    reserved
};

/* Allow access to the bit fields or entire register */
union GPTCONB_REG {
   Uint16        all;
   struct  GPTCONB_BITS bit;
};

/* Timer Control Register bit defintions */
struct TCONA_BITS  {
   Uint16  SET1PR:1;        // 0     Period register select
   Uint16  TECMPR:1;        // 1     Timer compare enable
   Uint16  TCLD10:2;        // 3:2   Timer copare register reload
   Uint16  TCLKS10:2;       // 5:4   Clock source select
   Uint16  TENABLE:1;       // 6     Timer enable
   Uint16  T2SWT1:1;        // 7     Start GP timer 2 with GP timer 1's enable
   Uint16  TPS:3;           // 10:8  Input clock prescaler
   Uint16  TMODE:2;         // 12:11 Count mode selection
   Uint16  rsvd:1;          // 13    reserved
   Uint16  FREE:1;          // 14    Free emulation control
   Uint16  SOFT:1;          // 15    Soft emulation control
};      

/* Allow access to the bit fields or entire register */
union TCONA_REG {
   Uint16        all;
   struct  TCONA_BITS bit;
};

struct TCONB_BITS  {
   Uint16  SET3PR:1;        // 0     Period register select
   Uint16  TECMPR:1;        // 1     Timer compare enable
   Uint16  TCLD10:2;        // 3:2   Timer copare register reload
   Uint16  TCLKS10:2;       // 5:4   Clock source select
   Uint16  TENABLE:1;       // 6     Timer enable
   Uint16  T4SWT3:1;        // 7     Start GP timer 2 with GP timer 1's enable
   Uint16  TPS:3;           // 10:8  Input clock prescaler
   Uint16  TMODE:2;         // 12:11 Count mode selection
   Uint16  rsvd:1;          // 13    reserved
   Uint16  FREE:1;          // 14    Free emulation control
   Uint16  SOFT:1;          // 15    Soft emulation control
};      

/* Allow access to the bit fields or entire register */
union TCONB_REG {
   Uint16        all;
   struct  TCONB_BITS bit;
};


struct EXTCONA_BITS {
   Uint16   INDCOE:1;        // 0      Independant compare output
   Uint16   QEPIQEL:1;       // 1      QEP/CAP3 Index Qual Mode
   Uint16   QEPIE:1;         // 2      QEP index enable
   Uint16   EVSOCE:1;        // 3      Ev start of conversion output enable
   Uint16   rsvd:12;         // 15:4   reserved
};

/* Allow access to the bit fields or entire register */
union EXTCONA_REG {
   Uint16        all;
   struct  EXTCONA_BITS bit;
};


struct EXTCONB_BITS {
   Uint16   INDCOE:1;        // 0      Independant compare output
   Uint16   QEPIQEL:1;       // 1      QEP/CAP3 Index Qual Mode
   Uint16   QEPIE:1;         // 2      QEP index enable
   Uint16   EVSOCE:1;        // 3      Ev start of conversion output enable
   Uint16   rsvd:12;         // 15:4   reserved
};

/* Allow access to the bit fields or entire register */
union EXTCONB_REG {
   Uint16        all;
   struct  EXTCONA_BITS bit;
};



/* Compare Control Register */
struct COMCONA_BITS {
   Uint16   rsvd:8;         // 7:0    reserved
   Uint16   PDPINTASTATUS:1;// 8      Current status of the PDPINTA pin
   Uint16   FCOMPOE:1;      // 9      Compare output enable
   Uint16   ACTRLD:2;       // 11:10  Action control register reload
   Uint16   SVENABLE:1;     // 12     Space vector PWM Mode enable
   Uint16   CLD:2;          // 14:13  Compare register reload condition
   Uint16   CENABLE:1;      // 15     Compare enable
}; 

/* Allow access to the bit fields or entire register */
union COMCONA_REG {
   Uint16        all;
   struct  COMCONA_BITS bit;
};

struct COMCONB_BITS {
   Uint16   rsvd:8;         // 7:0    reserved
   Uint16   PDPINTBSTATUS:1;// 8      Current status of the PDPINTB pin
   Uint16   FCOMPOE:1;      // 9      Compare output enable
   Uint16   ACTRLD:2;       // 11:10  Action control register reload
   Uint16   SVENABLE:1;     // 12     Space vector PWM Mode enable
   Uint16   CLD:2;          // 14:13  Compare register reload condition
   Uint16   CENABLE:1;      // 15     Compare enable
}; 

/* Allow access to the bit fields or entire register */
union COMCONB_REG {
   Uint16        all;
   struct  COMCONB_BITS bit;
};

/* Compare Action Control Register bit definitions */

struct ACTRA_BITS {
   Uint16   CMP1ACT:2;     // 1:0    Action on compare output pin 1 CMP1
   Uint16   CMP2ACT:2;     // 3:2    Action on compare output pin 2 CMP2
   Uint16   CMP3ACT:2;     // 5:4    Action on compare output pin 3 CMP3
   Uint16   CMP4ACT:2;     // 7:6    Action on compare output pin 4 CMP4
   Uint16   CMP5ACT:2;     // 9:8    Action on compare output pin 5 CMP5
   Uint16   CMP6ACT:2;     // 11:10  Action on compare output pin 6 CMP6
   Uint16   D:3;           // 14:12  Basic vector bits
   Uint16   SVRDIR:1;      // 15     Space vecor PWM rotation dir
};

/* Allow access to the bit fields or entire register */
union ACTRA_REG {
   Uint16        all;
   struct  ACTRA_BITS bit;
};

struct ACTRB_BITS {
   Uint16   CMP7ACT:2;     // 1:0    Action on compare output pin 7 CMP7
   Uint16   CMP8ACT:2;     // 3:2    Action on compare output pin 8 CMP8
   Uint16   CMP9ACT:2;     // 5:4    Action on compare output pin 9 CMP9
   Uint16   CMP10ACT:2;    // 7:6    Action on compare output pin 10 CMP10
   Uint16   CMP11ACT:2;    // 9:8    Action on compare output pin 11 CMP11
   Uint16   CMP12ACT:2;    // 11:10  Action on compare output pin 12 CMP12
   Uint16   D:3;           // 14:12  Basic vector bits
   Uint16   SVRDIR:1;      // 15     Space vecor PWM rotation dir
};

/* Allow access to the bit fields or entire register */
union ACTRB_REG {
   Uint16        all;
   struct  ACTRB_BITS bit;
};

/* Dead-Band Timer Control register bit definitions */
struct DBTCON_BITS {
   Uint16   rsvd1:2;       // 1:0    reserved
   Uint16   DBTPS:3;       // 4:2    Dead-Band timer prescaler
   Uint16   EDBT1:1;       // 5      Dead-Band timer 1 enable
   Uint16   EDBT2:1;       // 6      Dead-Band timer 2 enable
   Uint16   EDBT3:1;       // 7      Dead-Band timer 3 enable
   Uint16   DBT:4;         // 11:8   Dead-Band timer period
   Uint16   rsvd2:4;       // 15:12  reserved   
};

/* Allow access to the bit fields or entire register */
union DBTCON_REG {
   Uint16        all;
   struct  DBTCON_BITS bit;
};


/* Capture Control register bit definitions */
struct CAPCONA_BITS {
   Uint16  rsvd1:2;         // 1:0   reserved
   Uint16  CAP3EDGE:2;      // 3:2   Edge Detection for Unit 3
   Uint16  CAP2EDGE:2;      // 5:4   Edge Detection for Unit 2
   Uint16  CAP1EDGE:2;      // 7:6   Edge Detection for Unit 1
   Uint16  CAP3TOADC:1;     // 8     Unit 3 starts the ADC
   Uint16  CAP12TSEL:1;     // 9     GP Timer selection for Units 1 and 2
   Uint16  CAP3TSEL:1;      // 10    GP Timer selection for Unit 3
   Uint16  rsvd2:1;         // 11    reserved
   Uint16  CAP3EN:1;        // 12    Capture Unit 3 control
   Uint16  CAPQEPN:2;       // 14:13 Capture Unit 1 and 2 control
   Uint16  CAPRES:1;        // 15    Capture reset (always reads 0)
};

/* Allow access to the bit fields or entire register */
union CAPCONA_REG {
   Uint16        all;
   struct  CAPCONA_BITS bit;
};  


/* Control register bit definitions */
struct CAPCONB_BITS {
   Uint16  rsvd1:2;         // 1:0   reserved
   Uint16  CAP6EDGE:2;      // 3:2   Edge Detection for Unit 6
   Uint16  CAP5EDGE:2;      // 5:4   Edge Detection for Unit 5
   Uint16  CAP4EDGE:2;      // 7:6   Edge Detection for Unit 4
   Uint16  CAP6TOADC:1;     // 8     Unit 6 starts the ADC
   Uint16  CAP45TSEL:1;     // 9     GP Timer selection for Units 4 and 5
   Uint16  CAP6TSEL:1;      // 10    GP Timer selection for Unit 6
   Uint16  rsvd2:1;         // 11    reserved
   Uint16  CAP6EN:1;        // 12    Capture Unit 6 control
   Uint16  CAPQEPN:2;       // 14:13 Capture Unit 4 and 5 control
   Uint16  CAPRES:1;        // 15    Capture reset (always reads 0)
};

/* Allow access to the bit fields or entire register */
union CAPCONB_REG {
   Uint16        all;
   struct  CAPCONB_BITS bit;
}; 

/* Capture FIFO Status Register bit definitions */
struct CAPFIFOA_BITS  {
   Uint16 rsvd1:8;           // 7:0   reserved
   Uint16 CAP1FIFO:2;        // 9:8   CAP1 FIFO status
   Uint16 CAP2FIFO:2;        // 11:10 CAP2 FIFO status
   Uint16 CAP3FIFO:2;        // 13:12 CAP2 FIFO status
   Uint16 rsvd2:2;           // 15:14 reserved
}; 

/* Allow access to the bit fields or entire register */
union CAPFIFOA_REG {
   Uint16        all;
   struct  CAPFIFOA_BITS bit;
}; 

/* Capture FIFO Status Register bit definitions */
struct CAPFIFOB_BITS  {
   Uint16 rsvd1:8;           // 7:0   reserved
   Uint16 CAP4FIFO:2;        // 9:8   CAP4 FIFO status
   Uint16 CAP5FIFO:2;        // 11:10 CAP5 FIFO status
   Uint16 CAP6FIFO:2;        // 13:12 CAP6 FIFO status
   Uint16 rsvd2:2;           // 15:14 reserved
}; 

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产 欧美在线| 国产欧美日韩另类视频免费观看| 精品一区二区三区免费毛片爱| 亚洲在线成人精品| 在线一区二区视频| 亚洲特级片在线| 欧美在线一区二区三区| 日日夜夜精品免费视频| 日韩一二三区视频| 国产综合色在线视频区| 国产精品欧美精品| 欧美亚洲愉拍一区二区| 日韩高清一级片| 国产日韩欧美制服另类| 91久久免费观看| 蜜乳av一区二区| 国产精品美女久久久久av爽李琼 | 欧美日本在线视频| 爽爽淫人综合网网站| 精品欧美一区二区久久 | 一区二区三区欧美日| 欧美日韩一区在线观看| 人人精品人人爱| 久久精品人人做| 欧美日韩一区在线| 成人做爰69片免费看网站| 一区二区三区**美女毛片| 精品奇米国产一区二区三区| 色综合天天性综合| 麻豆精品一二三| 综合中文字幕亚洲| 欧美成人欧美edvon| av亚洲精华国产精华| 日本成人中文字幕在线视频| 中文字幕一区二区5566日韩| 宅男在线国产精品| www.亚洲精品| 精一区二区三区| 亚洲一区二区三区自拍| 欧美精品一区二区三区很污很色的| 亚洲精品乱码久久久久久黑人| 国产精品白丝av| 亚洲国产精品人人做人人爽| 26uuu久久天堂性欧美| 一道本成人在线| 韩国精品主播一区二区在线观看| 日韩欧美123| 色综合久久综合网欧美综合网| 国产精品国产三级国产aⅴ中文 | 麻豆久久久久久| 亚洲免费色视频| 久久久久久久久伊人| 欧美久久久久久久久中文字幕| 亚洲综合激情另类小说区| 久久久高清一区二区三区| 欧洲一区二区av| 国产成人精品免费看| 麻豆免费精品视频| 亚洲最快最全在线视频| 1024国产精品| 久久这里只有精品首页| 精品视频免费看| 91毛片在线观看| 93久久精品日日躁夜夜躁欧美| 中文字幕一区二区三区乱码在线| 91在线视频免费观看| 国产自产视频一区二区三区| 日本vs亚洲vs韩国一区三区二区 | 精品国产制服丝袜高跟| 欧美日韩三级在线| 91在线视频播放| av一区二区三区在线| 国产v日产∨综合v精品视频| 国产美女精品人人做人人爽| 韩国三级在线一区| 美腿丝袜在线亚洲一区| 美女任你摸久久| 蜜臀av在线播放一区二区三区 | 精品久久久久久久久久久久包黑料| 久久精品国产精品亚洲红杏 | 欧美在线一区二区| 色婷婷国产精品综合在线观看| 午夜精品久久久久久不卡8050| 欧美夫妻性生活| 欧美日韩一区二区在线观看视频| 毛片一区二区三区| 日韩二区三区在线观看| 奇米精品一区二区三区在线观看| 欧美极品xxx| 国产精品网站在线| 成人欧美一区二区三区黑人麻豆| 欧美性猛交xxxx乱大交退制版| 免费人成黄页网站在线一区二区| 精品久久久久久久久久久久久久久| 成人av午夜影院| 成人午夜电影久久影院| 99re成人在线| 欧美日韩久久不卡| 欧美精品一区二区三区一线天视频 | 日本亚洲天堂网| 蜜臀久久99精品久久久久宅男| 国产精品久久一卡二卡| 亚洲三级免费电影| 婷婷丁香久久五月婷婷| 久久99国产精品尤物| 成人精品国产免费网站| 97精品电影院| 欧美一区二区性放荡片| 国产亲近乱来精品视频| 亚洲一区二区四区蜜桃| 日av在线不卡| 99久久99久久免费精品蜜臀| 日本精品视频一区二区三区| 欧美精品欧美精品系列| 欧美精品一区二区三区一线天视频| 欧美日本一道本| 久久久精品一品道一区| 亚洲天天做日日做天天谢日日欢| 日韩欧美一二三| 亚洲男人天堂av| 久久国产精品99久久人人澡| 成人ar影院免费观看视频| 欧美夫妻性生活| 亚洲欧美一区二区不卡| 激情深爱一区二区| 色久综合一二码| 久久久综合视频| 亚洲一区二区三区四区五区中文 | 欧美影视一区在线| 日韩一级片在线观看| 国产精品久久久久7777按摩 | 欧美性猛交xxxx黑人交| 久久精品无码一区二区三区| 一区二区三区四区在线播放| 精品无码三级在线观看视频| 色美美综合视频| 欧美极品少妇xxxxⅹ高跟鞋| 日韩黄色小视频| 91视频.com| 久久久久久久久免费| 日韩精品免费专区| 91在线视频网址| 国产精品美女久久久久aⅴ国产馆| 久久婷婷一区二区三区| 香蕉av福利精品导航| 不卡的av电影| 久久亚洲综合av| 男男gaygay亚洲| 欧美午夜精品久久久久久孕妇 | 欧美丝袜丝交足nylons图片| 国产亚洲午夜高清国产拍精品| 亚洲国产激情av| 国产精品99久久久久久久女警 | 中文字幕一区二区不卡| 国产精品一级黄| 欧美久久婷婷综合色| 亚洲一区中文在线| 91美女蜜桃在线| 亚洲色图另类专区| 色综合久久久久| 国产精品乱人伦| 成人黄色777网| 国产精品美女视频| 国产精品538一区二区在线| 欧美不卡在线视频| 久久成人av少妇免费| 欧美日韩在线播放一区| 亚洲mv在线观看| 欧美日韩一区二区三区在线| 亚洲国产综合视频在线观看| 91黄视频在线| 91性感美女视频| 国产精品白丝在线| 91小视频免费看| 一区二区三区丝袜| 欧美精品免费视频| 精品在线一区二区| 久久久亚洲高清| 成人美女在线观看| 亚洲欧美影音先锋| 欧洲国内综合视频| 亚洲成人激情综合网| 欧美浪妇xxxx高跟鞋交| 日韩不卡手机在线v区| 精品剧情v国产在线观看在线| 亚洲欧洲成人精品av97| 成人午夜视频在线观看| 国产精品网友自拍| 色94色欧美sute亚洲线路一久| 日韩免费成人网| 国产黄人亚洲片| 国产精品少妇自拍| 色偷偷88欧美精品久久久| 亚洲九九爱视频| 欧美日韩情趣电影| 韩国精品主播一区二区在线观看| 欧美性受xxxx| 美女脱光内衣内裤视频久久网站| 91免费看视频| 亚洲国产美女搞黄色|