亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_ev.h

?? 數字信號處理器 原理、結構及應用基礎-TMS320F28x所附光盤源程序C-C++ 劉和平等編著
?? H
?? 第 1 頁 / 共 2 頁
字號:
//
//      TMDX ALPHA RELEASE
//      Intended for product evaluation purposes
//
//###########################################################################
//
// FILE:	DSP28_Ev.h
//
// TITLE:	DSP28 Device Event Manager Register Definitions.
//
//###########################################################################
//
//  Ver | dd mmm yyyy | Who  | Description of changes
// =====|=============|======|===============================================
//  0.55| 06 May 2002 | L.H. | EzDSP Alpha Release
//  0.56| 17 May 2002 | L.H. | Removed extra reserved word in EVA EVB reg file
//  0.57| 27 May 2002 | L.H. | No change
//  0.58| 29 Jun 2002 | L.H. | Fixed missing bits in GPTCONA
//###########################################################################

#ifndef DSP28_EV_H
#define DSP28_EV_H

/* --------------------------------------------------- */
/* F2810/12 Event Manager (EV) GP Timer Registers      */
/*                                                     */
/* ----------------------------------------------------*/

/* Overall Timer Control Register */

struct GPTCONA_BITS  {
   Uint16 T1PIN:2;         // 1:0   Polarity of GP timer 1 compare
   Uint16 T2PIN:2;         // 3:2   Polarity of GP timer 2 compare
   Uint16 T1CMPOE:1;       // 4 	Timer1 compare output
   Uint16 T2CMPOE:1;       // 5     Timer2 compare output 
   Uint16 TCOMPOE:1;       // 6     Compare output enable
   Uint16 T1TOADC:2;       // 8:7   Start ADC with timer 1 event
   Uint16 T2TOADC:2;       // 10:9  Start ADC with timer 2 event
   Uint16 rsvd2:2;         // 12:11 reserved
   Uint16 T1STAT:1;        // 13    GP Timer 1 status (read only)
   Uint16 T2STAT:1;        // 14    GP Timer 2 status (read only)
   Uint16 rsvd:1;          // 15    reserved
};

/* Allow access to the bit fields or entire register */
union GPTCONA_REG {
   Uint16        all;
   struct  GPTCONA_BITS bit;
};

struct GPTCONB_BITS  {
   Uint16 T3PIN:2;         // 1:0   Polarity of GP timer 3 compare
   Uint16 T4PIN:2;         // 3:2   Polarity of GP timer 4 compare
   Uint16 T3CMPOE:1;       // 4 	Timer3 compare output
   Uint16 T4CMPOE:1;       // 5     Timer4 compare output 
   Uint16 TCOMPOE:1;       // 6     Compare output enable
   Uint16 T3TOADC:2;       // 8:7   Start ADC with timer 3 event
   Uint16 T4TOADC:2;       // 10:9  Start ADC with timer 4 event
   Uint16 T1CTRIP:1;       // 11    Timer1 trip enable
   Uint16 T2CTRIP:1;       // 12    Timer2 trip enable
   Uint16 T3STAT:1;        // 13    GP Timer 3 status (read only)
   Uint16 T4STAT:1;        // 14    GP Timer 4 status (read only)
   Uint16 rsvd2:1;         // 15    reserved
};

/* Allow access to the bit fields or entire register */
union GPTCONB_REG {
   Uint16        all;
   struct  GPTCONB_BITS bit;
};

/* Timer Control Register bit defintions */
struct TCONA_BITS  {
   Uint16  SET1PR:1;        // 0     Period register select
   Uint16  TECMPR:1;        // 1     Timer compare enable
   Uint16  TCLD10:2;        // 3:2   Timer copare register reload
   Uint16  TCLKS10:2;       // 5:4   Clock source select
   Uint16  TENABLE:1;       // 6     Timer enable
   Uint16  T2SWT1:1;        // 7     Start GP timer 2 with GP timer 1's enable
   Uint16  TPS:3;           // 10:8  Input clock prescaler
   Uint16  TMODE:2;         // 12:11 Count mode selection
   Uint16  rsvd:1;          // 13    reserved
   Uint16  FREE:1;          // 14    Free emulation control
   Uint16  SOFT:1;          // 15    Soft emulation control
};      

/* Allow access to the bit fields or entire register */
union TCONA_REG {
   Uint16        all;
   struct  TCONA_BITS bit;
};

struct TCONB_BITS  {
   Uint16  SET3PR:1;        // 0     Period register select
   Uint16  TECMPR:1;        // 1     Timer compare enable
   Uint16  TCLD10:2;        // 3:2   Timer copare register reload
   Uint16  TCLKS10:2;       // 5:4   Clock source select
   Uint16  TENABLE:1;       // 6     Timer enable
   Uint16  T4SWT3:1;        // 7     Start GP timer 2 with GP timer 1's enable
   Uint16  TPS:3;           // 10:8  Input clock prescaler
   Uint16  TMODE:2;         // 12:11 Count mode selection
   Uint16  rsvd:1;          // 13    reserved
   Uint16  FREE:1;          // 14    Free emulation control
   Uint16  SOFT:1;          // 15    Soft emulation control
};      

/* Allow access to the bit fields or entire register */
union TCONB_REG {
   Uint16        all;
   struct  TCONB_BITS bit;
};


struct EXTCONA_BITS {
   Uint16   INDCOE:1;        // 0      Independant compare output
   Uint16   QEPIQEL:1;       // 1      QEP/CAP3 Index Qual Mode
   Uint16   QEPIE:1;         // 2      QEP index enable
   Uint16   EVSOCE:1;        // 3      Ev start of conversion output enable
   Uint16   rsvd:12;         // 15:4   reserved
};

/* Allow access to the bit fields or entire register */
union EXTCONA_REG {
   Uint16        all;
   struct  EXTCONA_BITS bit;
};


struct EXTCONB_BITS {
   Uint16   INDCOE:1;        // 0      Independant compare output
   Uint16   QEPIQEL:1;       // 1      QEP/CAP3 Index Qual Mode
   Uint16   QEPIE:1;         // 2      QEP index enable
   Uint16   EVSOCE:1;        // 3      Ev start of conversion output enable
   Uint16   rsvd:12;         // 15:4   reserved
};

/* Allow access to the bit fields or entire register */
union EXTCONB_REG {
   Uint16        all;
   struct  EXTCONA_BITS bit;
};



/* Compare Control Register */
struct COMCONA_BITS {
   Uint16   rsvd:8;         // 7:0    reserved
   Uint16   PDPINTASTATUS:1;// 8      Current status of the PDPINTA pin
   Uint16   FCOMPOE:1;      // 9      Compare output enable
   Uint16   ACTRLD:2;       // 11:10  Action control register reload
   Uint16   SVENABLE:1;     // 12     Space vector PWM Mode enable
   Uint16   CLD:2;          // 14:13  Compare register reload condition
   Uint16   CENABLE:1;      // 15     Compare enable
}; 

/* Allow access to the bit fields or entire register */
union COMCONA_REG {
   Uint16        all;
   struct  COMCONA_BITS bit;
};

struct COMCONB_BITS {
   Uint16   rsvd:8;         // 7:0    reserved
   Uint16   PDPINTBSTATUS:1;// 8      Current status of the PDPINTB pin
   Uint16   FCOMPOE:1;      // 9      Compare output enable
   Uint16   ACTRLD:2;       // 11:10  Action control register reload
   Uint16   SVENABLE:1;     // 12     Space vector PWM Mode enable
   Uint16   CLD:2;          // 14:13  Compare register reload condition
   Uint16   CENABLE:1;      // 15     Compare enable
}; 

/* Allow access to the bit fields or entire register */
union COMCONB_REG {
   Uint16        all;
   struct  COMCONB_BITS bit;
};

/* Compare Action Control Register bit definitions */

struct ACTRA_BITS {
   Uint16   CMP1ACT:2;     // 1:0    Action on compare output pin 1 CMP1
   Uint16   CMP2ACT:2;     // 3:2    Action on compare output pin 2 CMP2
   Uint16   CMP3ACT:2;     // 5:4    Action on compare output pin 3 CMP3
   Uint16   CMP4ACT:2;     // 7:6    Action on compare output pin 4 CMP4
   Uint16   CMP5ACT:2;     // 9:8    Action on compare output pin 5 CMP5
   Uint16   CMP6ACT:2;     // 11:10  Action on compare output pin 6 CMP6
   Uint16   D:3;           // 14:12  Basic vector bits
   Uint16   SVRDIR:1;      // 15     Space vecor PWM rotation dir
};

/* Allow access to the bit fields or entire register */
union ACTRA_REG {
   Uint16        all;
   struct  ACTRA_BITS bit;
};

struct ACTRB_BITS {
   Uint16   CMP7ACT:2;     // 1:0    Action on compare output pin 7 CMP7
   Uint16   CMP8ACT:2;     // 3:2    Action on compare output pin 8 CMP8
   Uint16   CMP9ACT:2;     // 5:4    Action on compare output pin 9 CMP9
   Uint16   CMP10ACT:2;    // 7:6    Action on compare output pin 10 CMP10
   Uint16   CMP11ACT:2;    // 9:8    Action on compare output pin 11 CMP11
   Uint16   CMP12ACT:2;    // 11:10  Action on compare output pin 12 CMP12
   Uint16   D:3;           // 14:12  Basic vector bits
   Uint16   SVRDIR:1;      // 15     Space vecor PWM rotation dir
};

/* Allow access to the bit fields or entire register */
union ACTRB_REG {
   Uint16        all;
   struct  ACTRB_BITS bit;
};

/* Dead-Band Timer Control register bit definitions */
struct DBTCON_BITS {
   Uint16   rsvd1:2;       // 1:0    reserved
   Uint16   DBTPS:3;       // 4:2    Dead-Band timer prescaler
   Uint16   EDBT1:1;       // 5      Dead-Band timer 1 enable
   Uint16   EDBT2:1;       // 6      Dead-Band timer 2 enable
   Uint16   EDBT3:1;       // 7      Dead-Band timer 3 enable
   Uint16   DBT:4;         // 11:8   Dead-Band timer period
   Uint16   rsvd2:4;       // 15:12  reserved   
};

/* Allow access to the bit fields or entire register */
union DBTCON_REG {
   Uint16        all;
   struct  DBTCON_BITS bit;
};


/* Capture Control register bit definitions */
struct CAPCONA_BITS {
   Uint16  rsvd1:2;         // 1:0   reserved
   Uint16  CAP3EDGE:2;      // 3:2   Edge Detection for Unit 3
   Uint16  CAP2EDGE:2;      // 5:4   Edge Detection for Unit 2
   Uint16  CAP1EDGE:2;      // 7:6   Edge Detection for Unit 1
   Uint16  CAP3TOADC:1;     // 8     Unit 3 starts the ADC
   Uint16  CAP12TSEL:1;     // 9     GP Timer selection for Units 1 and 2
   Uint16  CAP3TSEL:1;      // 10    GP Timer selection for Unit 3
   Uint16  rsvd2:1;         // 11    reserved
   Uint16  CAP3EN:1;        // 12    Capture Unit 3 control
   Uint16  CAPQEPN:2;       // 14:13 Capture Unit 1 and 2 control
   Uint16  CAPRES:1;        // 15    Capture reset (always reads 0)
};

/* Allow access to the bit fields or entire register */
union CAPCONA_REG {
   Uint16        all;
   struct  CAPCONA_BITS bit;
};  


/* Control register bit definitions */
struct CAPCONB_BITS {
   Uint16  rsvd1:2;         // 1:0   reserved
   Uint16  CAP6EDGE:2;      // 3:2   Edge Detection for Unit 6
   Uint16  CAP5EDGE:2;      // 5:4   Edge Detection for Unit 5
   Uint16  CAP4EDGE:2;      // 7:6   Edge Detection for Unit 4
   Uint16  CAP6TOADC:1;     // 8     Unit 6 starts the ADC
   Uint16  CAP45TSEL:1;     // 9     GP Timer selection for Units 4 and 5
   Uint16  CAP6TSEL:1;      // 10    GP Timer selection for Unit 6
   Uint16  rsvd2:1;         // 11    reserved
   Uint16  CAP6EN:1;        // 12    Capture Unit 6 control
   Uint16  CAPQEPN:2;       // 14:13 Capture Unit 4 and 5 control
   Uint16  CAPRES:1;        // 15    Capture reset (always reads 0)
};

/* Allow access to the bit fields or entire register */
union CAPCONB_REG {
   Uint16        all;
   struct  CAPCONB_BITS bit;
}; 

/* Capture FIFO Status Register bit definitions */
struct CAPFIFOA_BITS  {
   Uint16 rsvd1:8;           // 7:0   reserved
   Uint16 CAP1FIFO:2;        // 9:8   CAP1 FIFO status
   Uint16 CAP2FIFO:2;        // 11:10 CAP2 FIFO status
   Uint16 CAP3FIFO:2;        // 13:12 CAP2 FIFO status
   Uint16 rsvd2:2;           // 15:14 reserved
}; 

/* Allow access to the bit fields or entire register */
union CAPFIFOA_REG {
   Uint16        all;
   struct  CAPFIFOA_BITS bit;
}; 

/* Capture FIFO Status Register bit definitions */
struct CAPFIFOB_BITS  {
   Uint16 rsvd1:8;           // 7:0   reserved
   Uint16 CAP4FIFO:2;        // 9:8   CAP4 FIFO status
   Uint16 CAP5FIFO:2;        // 11:10 CAP5 FIFO status
   Uint16 CAP6FIFO:2;        // 13:12 CAP6 FIFO status
   Uint16 rsvd2:2;           // 15:14 reserved
}; 

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产成人8x视频一区二区| 欧美在线色视频| 五月激情六月综合| 国产一区二区成人久久免费影院 | 国产精品一区二区久久精品爱涩| 国产福利一区在线观看| 欧美性色综合网| 久久婷婷综合激情| 亚洲男人的天堂在线观看| 日本麻豆一区二区三区视频| 波多野结衣一区二区三区| 久久亚洲一级片| 蜜乳av一区二区| 欧美性三三影院| 亚洲精品国久久99热| 成人性生交大片免费看中文| 精品国产区一区| 久久激情五月婷婷| 欧美一区二区在线免费播放| 亚洲福利视频一区二区| 欧美在线观看视频一区二区三区| 国产精品美女久久久久av爽李琼| 国产精品一级二级三级| 26uuu国产一区二区三区| 精品亚洲免费视频| 日韩精品影音先锋| 久久99国产精品免费网站| 日韩午夜在线观看| 精品一区二区在线播放| 日韩欧美卡一卡二| 久久se精品一区二区| 久久伊人蜜桃av一区二区| 国产剧情一区二区三区| 久久久久久久久岛国免费| 国产精品自在欧美一区| 久久婷婷色综合| 成人午夜av影视| 国产精品毛片久久久久久| 波多野结衣亚洲一区| 亚洲美女屁股眼交3| 日本韩国一区二区| 亚洲自拍都市欧美小说| 欧美天堂一区二区三区| 日韩综合小视频| 日韩欧美国产午夜精品| 国产一区二区三区av电影| 欧美激情综合在线| 一本久久综合亚洲鲁鲁五月天| 亚洲激情五月婷婷| 欧美久久久久久久久久| 麻豆久久久久久| 国产视频一区在线观看| 91色在线porny| 午夜精品久久久久久| 久久综合狠狠综合久久激情| yourporn久久国产精品| 亚洲福利视频导航| 国产午夜亚洲精品不卡| 色婷婷亚洲综合| 久久超碰97中文字幕| 国产精品免费av| 欧美一卡2卡3卡4卡| 成人一二三区视频| 秋霞午夜av一区二区三区 | 一本色道久久综合狠狠躁的推荐| 亚洲精品你懂的| 欧美精品一区二区在线播放 | 国产乱码精品一区二区三区av| 国产精品欧美精品| 欧美一区永久视频免费观看| 高清不卡一区二区| 亚洲成av人影院| 中文子幕无线码一区tr| 欧美精品黑人性xxxx| 成人爱爱电影网址| 久久se精品一区精品二区| 亚洲乱码国产乱码精品精的特点| 欧美tk—视频vk| 欧美午夜电影网| 懂色av一区二区三区免费看| 五月天亚洲婷婷| 尤物av一区二区| 国产精品你懂的在线欣赏| 制服丝袜中文字幕一区| 99久久免费精品| 国产综合一区二区| 青青草原综合久久大伊人精品优势| 国产精品毛片高清在线完整版| 日韩欧美一级二级| 欧美肥妇free| 91黄色在线观看| eeuss鲁片一区二区三区在线观看| 麻豆国产精品一区二区三区| 亚洲韩国一区二区三区| 亚洲欧洲另类国产综合| 国产人伦精品一区二区| 欧美岛国在线观看| 欧美精品丝袜中出| 欧美亚洲综合色| 日本精品一区二区三区四区的功能| 国产精品一二三| 狠狠色丁香婷婷综合| 日本午夜精品一区二区三区电影| 亚洲小少妇裸体bbw| 亚洲综合色网站| 亚洲一二三区在线观看| 亚洲主播在线播放| 亚洲一区在线观看免费观看电影高清 | 奇米色777欧美一区二区| 亚洲激情成人在线| 亚洲精品v日韩精品| 亚洲乱码中文字幕| 夜夜嗨av一区二区三区 | 国产精品久久久久天堂| 国产日韩欧美精品电影三级在线| 337p粉嫩大胆色噜噜噜噜亚洲 | 激情五月婷婷综合网| 精品一区二区三区免费| 久久国产欧美日韩精品| 久久99日本精品| 国产一区二区0| 国产成人精品一区二区三区四区 | 性久久久久久久久| 日韩精品一级中文字幕精品视频免费观看 | 日韩视频国产视频| 日韩欧美资源站| 日韩免费高清av| 精品国产乱码久久久久久1区2区| 精品999久久久| 国产精品伦一区| 亚洲精品乱码久久久久久久久 | 日韩一区二区免费高清| 精品国产一区二区三区久久久蜜月| 欧美精品一区二区三| 欧美激情综合五月色丁香小说| 国产精品女主播在线观看| 亚洲另类在线制服丝袜| 日韩成人av影视| 国产麻豆午夜三级精品| www.日韩在线| 7777精品伊人久久久大香线蕉的 | 成人国产视频在线观看| 欧美色网站导航| 精品国产欧美一区二区| 亚洲欧洲成人自拍| 日韩精品亚洲一区| 成人av在线一区二区三区| 欧美日韩亚洲不卡| 久久亚洲精品国产精品紫薇| 中文字幕综合网| 免费在线观看精品| 91日韩精品一区| 日韩美女一区二区三区四区| 国产精品久久久久7777按摩| 亚洲成人福利片| 高清视频一区二区| 在线播放视频一区| 亚洲色图欧美偷拍| 久久se这里有精品| 精品婷婷伊人一区三区三| 国产欧美日韩麻豆91| 蜜臀久久久99精品久久久久久| 91麻豆精品一区二区三区| 精品日韩成人av| 午夜精品视频一区| av不卡在线观看| 久久久蜜桃精品| 日本不卡中文字幕| 色综合久久久久网| 国产欧美一区二区三区鸳鸯浴 | av在线播放不卡| 日韩精品一区二区三区三区免费| 亚洲天堂2016| 成人性生交大片免费看视频在线 | 91在线免费播放| 26uuu国产日韩综合| 视频在线观看91| 日本道色综合久久| 国产精品夫妻自拍| 成人污污视频在线观看| 日韩欧美一区二区三区在线| 亚洲成av人片观看| 欧洲av一区二区嗯嗯嗯啊| 中文字幕一区二区日韩精品绯色| 国产在线一区观看| 日韩精品在线看片z| 免费成人小视频| 日韩美女一区二区三区四区| 视频一区二区三区在线| 在线观看国产91| 亚洲一区二区欧美激情| 欧美在线短视频| 亚洲精品成人少妇| 色婷婷国产精品| 夜夜嗨av一区二区三区中文字幕 | 日韩精品一区二区三区蜜臀| 奇米精品一区二区三区在线观看一| 欧美日韩精品一区视频| 日韩国产欧美三级| 欧美一区二区三区视频在线观看 |