亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 數(shù)字信號處理器 原理、結構及應用基礎-TMS320F28x所附光盤源程序C-C++ 劉和平等編著
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16                all;
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspaRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲国产精品久久艾草纯爱| 国产调教视频一区| 国产精品色婷婷久久58| 国产美女一区二区三区| 欧美国产一区在线| 91在线观看地址| 一区二区在线电影| 欧美在线啊v一区| 亚洲综合一区二区| 日韩久久精品一区| 懂色av一区二区三区免费看| 专区另类欧美日韩| 欧美高清性hdvideosex| 欧美激情一区二区三区全黄 | 国产精品系列在线观看| 久久久久久久久久电影| 高清不卡一区二区在线| 中文字幕高清不卡| thepron国产精品| 一区二区三区精品视频在线| 欧美性受极品xxxx喷水| 日韩电影一区二区三区| 久久久噜噜噜久久中文字幕色伊伊| 国产一区欧美一区| 亚洲三级小视频| 欧美日韩成人综合天天影院| 美女视频网站久久| 国产精品成人一区二区三区夜夜夜| 99久久伊人精品| 午夜精品aaa| 中文字幕不卡在线观看| 欧美在线制服丝袜| 国产精品一区二区在线看| 亚洲欧美综合另类在线卡通| 欧美一区二区三区婷婷月色| av电影在线不卡| 激情综合网天天干| 夜夜亚洲天天久久| 国产精品丝袜一区| 日韩欧美国产wwwww| 99久久免费国产| 国产精品一区不卡| 青青草精品视频| 亚洲国产乱码最新视频 | 亚洲日本va午夜在线影院| 欧美美女一区二区| 色久优优欧美色久优优| 国产成人午夜精品5599| 麻豆国产精品一区二区三区 | 亚洲精品日日夜夜| 欧美国产亚洲另类动漫| 国产精品美女久久久久久久 | 国产盗摄一区二区| 国产成人在线电影| 高清日韩电视剧大全免费| 国内精品第一页| 国产成人精品免费在线| 国产麻豆成人精品| 国产高清成人在线| 粉嫩av一区二区三区在线播放| 国产一区二区在线视频| 美女任你摸久久| 精一区二区三区| 91视频精品在这里| 欧美三级中文字| 色999日韩国产欧美一区二区| 成人性生交大片免费看中文| 成年人国产精品| 色94色欧美sute亚洲线路二| 精品国产一区二区国模嫣然| 777亚洲妇女| 26uuu国产日韩综合| 亚洲人精品一区| 国产一区二区不卡| 在线免费观看一区| 久久久久久久久岛国免费| 综合久久久久久| 日韩av电影免费观看高清完整版在线观看| 美女在线一区二区| 精品一区二区三区久久| 成人免费毛片片v| 在线电影国产精品| 国产色一区二区| 午夜视频一区二区三区| 粉嫩av亚洲一区二区图片| 欧美久久久久久久久| 亚洲欧美偷拍三级| 国产成人无遮挡在线视频| 欧美日韩精品欧美日韩精品一| 中文字幕巨乱亚洲| 盗摄精品av一区二区三区| 久久综合色一综合色88| 天堂蜜桃91精品| 在线观看精品一区| 亚洲一区中文日韩| 欧美色爱综合网| 日韩理论电影院| 成人激情小说网站| 国产精品午夜免费| 粉嫩av一区二区三区| 26uuu精品一区二区在线观看| 久久国产精品一区二区| 在线播放中文一区| 久久99精品久久久久| 久久免费看少妇高潮| 国产丶欧美丶日本不卡视频| 国产性天天综合网| 91免费观看视频在线| 亚洲影视在线播放| 欧美在线啊v一区| 亚洲成人免费视频| 在线观看亚洲一区| 婷婷成人激情在线网| 91免费国产在线观看| 亚洲精品福利视频网站| jiyouzz国产精品久久| 精品久久久久久久久久久久包黑料 | 91精品国产麻豆国产自产在线 | 亚洲最大的成人av| 丁香天五香天堂综合| 国产精品日韩成人| 欧美亚洲国产一区二区三区| 视频一区国产视频| 久久久久久久久久久久久夜| 9l国产精品久久久久麻豆| 日韩精品视频网| 国产精品久久久久影院色老大| 色婷婷久久久综合中文字幕| 三级久久三级久久| 国产精品国产三级国产aⅴ无密码 国产精品国产三级国产aⅴ原创 | 在线精品视频小说1| 日韩成人免费在线| 中文字幕亚洲区| 久久久久久夜精品精品免费| 色综合久久中文综合久久牛| 青草av.久久免费一区| 国产精品久久久久久久久久久免费看| 欧美午夜精品电影| a亚洲天堂av| 国产98色在线|日韩| 69堂成人精品免费视频| 一区二区三区中文字幕| 日韩免费观看高清完整版在线观看| 国产精品一品二品| 男人的天堂久久精品| 亚洲午夜免费电影| 亚洲高清视频的网址| 亚洲精品免费播放| 亚洲欧洲国产日韩| 亚洲桃色在线一区| 亚洲欧美欧美一区二区三区| 国产欧美一区二区三区沐欲| 精品国产一区二区三区久久影院 | 国产精品一区一区三区| 亚洲一二三四区不卡| 2019国产精品| 精品国产一区二区三区久久影院| 欧美肥妇bbw| 欧美一级二级三级蜜桃| 4438x成人网最大色成网站| 欧洲av一区二区嗯嗯嗯啊| 欧美三级午夜理伦三级中视频| 欧美日韩日日夜夜| 日韩视频免费观看高清完整版| 欧美一区二区在线播放| 亚洲精品在线电影| 久久久噜噜噜久久中文字幕色伊伊 | 国产一区二区免费看| 国产69精品久久99不卡| 99在线精品一区二区三区| 欧美制服丝袜第一页| 911精品国产一区二区在线| 久久综合成人精品亚洲另类欧美 | 国产成人精品影院| 在线观看成人免费视频| 日韩精品一区二区三区视频在线观看 | 国产成人在线看| 欧美日韩视频在线观看一区二区三区 | 青青草精品视频| www.66久久| 欧美精品一区二区在线观看| 国产精品国产馆在线真实露脸| 天天操天天干天天综合网| 国产一区二区在线看| 在线亚洲欧美专区二区| 日韩美女视频在线| 亚洲宅男天堂在线观看无病毒| 国产精品1区二区.| 久久这里只有精品首页| 亚洲一区二区在线播放相泽| 国产91精品一区二区麻豆亚洲| 欧美性大战久久| 亚洲免费在线看| 高清成人在线观看| 久久久777精品电影网影网| 美女一区二区久久| 欧美sm美女调教| 国产制服丝袜一区| 欧美精品一区二区在线观看| 日韩电影在线看|