亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_ev.h

?? 數字信號處理器 原理、結構及應用基礎-TMS320F28x所附光盤源程序C-C++ 劉和平等編著
?? H
?? 第 1 頁 / 共 2 頁
字號:
//
//      TMDX ALPHA RELEASE
//      Intended for product evaluation purposes
//
//###########################################################################
//
// FILE:	DSP28_Ev.h
//
// TITLE:	DSP28 Device Event Manager Register Definitions.
//
//###########################################################################
//
//  Ver | dd mmm yyyy | Who  | Description of changes
// =====|=============|======|===============================================
//  0.55| 06 May 2002 | L.H. | EzDSP Alpha Release
//  0.56| 17 May 2002 | L.H. | Removed extra reserved word in EVA EVB reg file
//  0.57| 27 May 2002 | L.H. | No change
//  0.58| 29 Jun 2002 | L.H. | Fixed missing bits in GPTCONA
//###########################################################################

#ifndef DSP28_EV_H
#define DSP28_EV_H

/* --------------------------------------------------- */
/* F2810/12 Event Manager (EV) GP Timer Registers      */
/*                                                     */
/* ----------------------------------------------------*/

/* Overall Timer Control Register */

struct GPTCONA_BITS  {
   Uint16 T1PIN:2;         // 1:0   Polarity of GP timer 1 compare
   Uint16 T2PIN:2;         // 3:2   Polarity of GP timer 2 compare
   Uint16 T1CMPOE:1;       // 4 	Timer1 compare output
   Uint16 T2CMPOE:1;       // 5     Timer2 compare output 
   Uint16 TCOMPOE:1;       // 6     Compare output enable
   Uint16 T1TOADC:2;       // 8:7   Start ADC with timer 1 event
   Uint16 T2TOADC:2;       // 10:9  Start ADC with timer 2 event
   Uint16 rsvd2:2;         // 12:11 reserved
   Uint16 T1STAT:1;        // 13    GP Timer 1 status (read only)
   Uint16 T2STAT:1;        // 14    GP Timer 2 status (read only)
   Uint16 rsvd:1;          // 15    reserved
};

/* Allow access to the bit fields or entire register */
union GPTCONA_REG {
   Uint16        all;
   struct  GPTCONA_BITS bit;
};

struct GPTCONB_BITS  {
   Uint16 T3PIN:2;         // 1:0   Polarity of GP timer 3 compare
   Uint16 T4PIN:2;         // 3:2   Polarity of GP timer 4 compare
   Uint16 T3CMPOE:1;       // 4 	Timer3 compare output
   Uint16 T4CMPOE:1;       // 5     Timer4 compare output 
   Uint16 TCOMPOE:1;       // 6     Compare output enable
   Uint16 T3TOADC:2;       // 8:7   Start ADC with timer 3 event
   Uint16 T4TOADC:2;       // 10:9  Start ADC with timer 4 event
   Uint16 T1CTRIP:1;       // 11    Timer1 trip enable
   Uint16 T2CTRIP:1;       // 12    Timer2 trip enable
   Uint16 T3STAT:1;        // 13    GP Timer 3 status (read only)
   Uint16 T4STAT:1;        // 14    GP Timer 4 status (read only)
   Uint16 rsvd2:1;         // 15    reserved
};

/* Allow access to the bit fields or entire register */
union GPTCONB_REG {
   Uint16        all;
   struct  GPTCONB_BITS bit;
};

/* Timer Control Register bit defintions */
struct TCONA_BITS  {
   Uint16  SET1PR:1;        // 0     Period register select
   Uint16  TECMPR:1;        // 1     Timer compare enable
   Uint16  TCLD10:2;        // 3:2   Timer copare register reload
   Uint16  TCLKS10:2;       // 5:4   Clock source select
   Uint16  TENABLE:1;       // 6     Timer enable
   Uint16  T2SWT1:1;        // 7     Start GP timer 2 with GP timer 1's enable
   Uint16  TPS:3;           // 10:8  Input clock prescaler
   Uint16  TMODE:2;         // 12:11 Count mode selection
   Uint16  rsvd:1;          // 13    reserved
   Uint16  FREE:1;          // 14    Free emulation control
   Uint16  SOFT:1;          // 15    Soft emulation control
};      

/* Allow access to the bit fields or entire register */
union TCONA_REG {
   Uint16        all;
   struct  TCONA_BITS bit;
};

struct TCONB_BITS  {
   Uint16  SET3PR:1;        // 0     Period register select
   Uint16  TECMPR:1;        // 1     Timer compare enable
   Uint16  TCLD10:2;        // 3:2   Timer copare register reload
   Uint16  TCLKS10:2;       // 5:4   Clock source select
   Uint16  TENABLE:1;       // 6     Timer enable
   Uint16  T4SWT3:1;        // 7     Start GP timer 2 with GP timer 1's enable
   Uint16  TPS:3;           // 10:8  Input clock prescaler
   Uint16  TMODE:2;         // 12:11 Count mode selection
   Uint16  rsvd:1;          // 13    reserved
   Uint16  FREE:1;          // 14    Free emulation control
   Uint16  SOFT:1;          // 15    Soft emulation control
};      

/* Allow access to the bit fields or entire register */
union TCONB_REG {
   Uint16        all;
   struct  TCONB_BITS bit;
};


struct EXTCONA_BITS {
   Uint16   INDCOE:1;        // 0      Independant compare output
   Uint16   QEPIQEL:1;       // 1      QEP/CAP3 Index Qual Mode
   Uint16   QEPIE:1;         // 2      QEP index enable
   Uint16   EVSOCE:1;        // 3      Ev start of conversion output enable
   Uint16   rsvd:12;         // 15:4   reserved
};

/* Allow access to the bit fields or entire register */
union EXTCONA_REG {
   Uint16        all;
   struct  EXTCONA_BITS bit;
};


struct EXTCONB_BITS {
   Uint16   INDCOE:1;        // 0      Independant compare output
   Uint16   QEPIQEL:1;       // 1      QEP/CAP3 Index Qual Mode
   Uint16   QEPIE:1;         // 2      QEP index enable
   Uint16   EVSOCE:1;        // 3      Ev start of conversion output enable
   Uint16   rsvd:12;         // 15:4   reserved
};

/* Allow access to the bit fields or entire register */
union EXTCONB_REG {
   Uint16        all;
   struct  EXTCONA_BITS bit;
};



/* Compare Control Register */
struct COMCONA_BITS {
   Uint16   rsvd:8;         // 7:0    reserved
   Uint16   PDPINTASTATUS:1;// 8      Current status of the PDPINTA pin
   Uint16   FCOMPOE:1;      // 9      Compare output enable
   Uint16   ACTRLD:2;       // 11:10  Action control register reload
   Uint16   SVENABLE:1;     // 12     Space vector PWM Mode enable
   Uint16   CLD:2;          // 14:13  Compare register reload condition
   Uint16   CENABLE:1;      // 15     Compare enable
}; 

/* Allow access to the bit fields or entire register */
union COMCONA_REG {
   Uint16        all;
   struct  COMCONA_BITS bit;
};

struct COMCONB_BITS {
   Uint16   rsvd:8;         // 7:0    reserved
   Uint16   PDPINTBSTATUS:1;// 8      Current status of the PDPINTB pin
   Uint16   FCOMPOE:1;      // 9      Compare output enable
   Uint16   ACTRLD:2;       // 11:10  Action control register reload
   Uint16   SVENABLE:1;     // 12     Space vector PWM Mode enable
   Uint16   CLD:2;          // 14:13  Compare register reload condition
   Uint16   CENABLE:1;      // 15     Compare enable
}; 

/* Allow access to the bit fields or entire register */
union COMCONB_REG {
   Uint16        all;
   struct  COMCONB_BITS bit;
};

/* Compare Action Control Register bit definitions */

struct ACTRA_BITS {
   Uint16   CMP1ACT:2;     // 1:0    Action on compare output pin 1 CMP1
   Uint16   CMP2ACT:2;     // 3:2    Action on compare output pin 2 CMP2
   Uint16   CMP3ACT:2;     // 5:4    Action on compare output pin 3 CMP3
   Uint16   CMP4ACT:2;     // 7:6    Action on compare output pin 4 CMP4
   Uint16   CMP5ACT:2;     // 9:8    Action on compare output pin 5 CMP5
   Uint16   CMP6ACT:2;     // 11:10  Action on compare output pin 6 CMP6
   Uint16   D:3;           // 14:12  Basic vector bits
   Uint16   SVRDIR:1;      // 15     Space vecor PWM rotation dir
};

/* Allow access to the bit fields or entire register */
union ACTRA_REG {
   Uint16        all;
   struct  ACTRA_BITS bit;
};

struct ACTRB_BITS {
   Uint16   CMP7ACT:2;     // 1:0    Action on compare output pin 7 CMP7
   Uint16   CMP8ACT:2;     // 3:2    Action on compare output pin 8 CMP8
   Uint16   CMP9ACT:2;     // 5:4    Action on compare output pin 9 CMP9
   Uint16   CMP10ACT:2;    // 7:6    Action on compare output pin 10 CMP10
   Uint16   CMP11ACT:2;    // 9:8    Action on compare output pin 11 CMP11
   Uint16   CMP12ACT:2;    // 11:10  Action on compare output pin 12 CMP12
   Uint16   D:3;           // 14:12  Basic vector bits
   Uint16   SVRDIR:1;      // 15     Space vecor PWM rotation dir
};

/* Allow access to the bit fields or entire register */
union ACTRB_REG {
   Uint16        all;
   struct  ACTRB_BITS bit;
};

/* Dead-Band Timer Control register bit definitions */
struct DBTCON_BITS {
   Uint16   rsvd1:2;       // 1:0    reserved
   Uint16   DBTPS:3;       // 4:2    Dead-Band timer prescaler
   Uint16   EDBT1:1;       // 5      Dead-Band timer 1 enable
   Uint16   EDBT2:1;       // 6      Dead-Band timer 2 enable
   Uint16   EDBT3:1;       // 7      Dead-Band timer 3 enable
   Uint16   DBT:4;         // 11:8   Dead-Band timer period
   Uint16   rsvd2:4;       // 15:12  reserved   
};

/* Allow access to the bit fields or entire register */
union DBTCON_REG {
   Uint16        all;
   struct  DBTCON_BITS bit;
};


/* Capture Control register bit definitions */
struct CAPCONA_BITS {
   Uint16  rsvd1:2;         // 1:0   reserved
   Uint16  CAP3EDGE:2;      // 3:2   Edge Detection for Unit 3
   Uint16  CAP2EDGE:2;      // 5:4   Edge Detection for Unit 2
   Uint16  CAP1EDGE:2;      // 7:6   Edge Detection for Unit 1
   Uint16  CAP3TOADC:1;     // 8     Unit 3 starts the ADC
   Uint16  CAP12TSEL:1;     // 9     GP Timer selection for Units 1 and 2
   Uint16  CAP3TSEL:1;      // 10    GP Timer selection for Unit 3
   Uint16  rsvd2:1;         // 11    reserved
   Uint16  CAP3EN:1;        // 12    Capture Unit 3 control
   Uint16  CAPQEPN:2;       // 14:13 Capture Unit 1 and 2 control
   Uint16  CAPRES:1;        // 15    Capture reset (always reads 0)
};

/* Allow access to the bit fields or entire register */
union CAPCONA_REG {
   Uint16        all;
   struct  CAPCONA_BITS bit;
};  


/* Control register bit definitions */
struct CAPCONB_BITS {
   Uint16  rsvd1:2;         // 1:0   reserved
   Uint16  CAP6EDGE:2;      // 3:2   Edge Detection for Unit 6
   Uint16  CAP5EDGE:2;      // 5:4   Edge Detection for Unit 5
   Uint16  CAP4EDGE:2;      // 7:6   Edge Detection for Unit 4
   Uint16  CAP6TOADC:1;     // 8     Unit 6 starts the ADC
   Uint16  CAP45TSEL:1;     // 9     GP Timer selection for Units 4 and 5
   Uint16  CAP6TSEL:1;      // 10    GP Timer selection for Unit 6
   Uint16  rsvd2:1;         // 11    reserved
   Uint16  CAP6EN:1;        // 12    Capture Unit 6 control
   Uint16  CAPQEPN:2;       // 14:13 Capture Unit 4 and 5 control
   Uint16  CAPRES:1;        // 15    Capture reset (always reads 0)
};

/* Allow access to the bit fields or entire register */
union CAPCONB_REG {
   Uint16        all;
   struct  CAPCONB_BITS bit;
}; 

/* Capture FIFO Status Register bit definitions */
struct CAPFIFOA_BITS  {
   Uint16 rsvd1:8;           // 7:0   reserved
   Uint16 CAP1FIFO:2;        // 9:8   CAP1 FIFO status
   Uint16 CAP2FIFO:2;        // 11:10 CAP2 FIFO status
   Uint16 CAP3FIFO:2;        // 13:12 CAP2 FIFO status
   Uint16 rsvd2:2;           // 15:14 reserved
}; 

/* Allow access to the bit fields or entire register */
union CAPFIFOA_REG {
   Uint16        all;
   struct  CAPFIFOA_BITS bit;
}; 

/* Capture FIFO Status Register bit definitions */
struct CAPFIFOB_BITS  {
   Uint16 rsvd1:8;           // 7:0   reserved
   Uint16 CAP4FIFO:2;        // 9:8   CAP4 FIFO status
   Uint16 CAP5FIFO:2;        // 11:10 CAP5 FIFO status
   Uint16 CAP6FIFO:2;        // 13:12 CAP6 FIFO status
   Uint16 rsvd2:2;           // 15:14 reserved
}; 

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91激情在线视频| 极品销魂美女一区二区三区| 91在线视频免费观看| 亚洲国产成人自拍| 99r国产精品| 亚洲欧美另类久久久精品| 91丝袜美腿高跟国产极品老师| 国产精品第一页第二页第三页| 99久久综合国产精品| 亚洲免费大片在线观看| 91国偷自产一区二区三区成为亚洲经典 | 久久伊99综合婷婷久久伊| 精品一区二区在线视频| 精品粉嫩aⅴ一区二区三区四区 | 一区二区在线观看视频| 国产日韩欧美综合在线| 国产成人aaa| 亚洲男同性视频| 欧美日韩一区二区三区四区| 日本强好片久久久久久aaa| 久久婷婷成人综合色| 成人国产精品免费网站| 亚洲成人午夜电影| 精品久久一区二区| 99久久精品国产观看| 天天av天天翘天天综合网 | 欧美一区二区三区性视频| 毛片av一区二区| 中文字幕日韩精品一区| 在线播放91灌醉迷j高跟美女| 久久69国产一区二区蜜臀| 国产精品久久久久三级| 欧美一区二区性放荡片| 99精品欧美一区| 另类小说综合欧美亚洲| 亚洲一区二区三区四区的| 久久综合五月天婷婷伊人| 欧洲亚洲精品在线| 粉嫩一区二区三区性色av| 免费成人在线播放| 亚洲黄色录像片| 国产日韩三级在线| 欧美精品v国产精品v日韩精品| 成人午夜视频网站| 麻豆中文一区二区| 亚洲mv在线观看| 国产精品欧美一区喷水| 精品久久久久久久久久久久久久久 | 亚洲妇女屁股眼交7| 国产婷婷色一区二区三区| 欧美日韩国产综合一区二区| 91无套直看片红桃| 国产一区二区三区蝌蚪| 日韩精品久久理论片| 亚洲激情男女视频| 欧美激情综合在线| www久久精品| 精品久久99ma| 欧美肥妇bbw| 欧美午夜精品免费| 99精品欧美一区| 成人18视频在线播放| 国产精品一区一区| 久久精品国产秦先生| 日本成人在线电影网| 肉色丝袜一区二区| 亚洲综合色区另类av| 亚洲欧美一区二区不卡| 中文字幕av一区二区三区免费看 | 午夜国产精品一区| 亚洲在线成人精品| 一区二区三区在线视频观看58| 国产精品久久久久一区二区三区| 日本午夜精品视频在线观看| 亚洲精品免费在线观看| 中文字幕一区二区5566日韩| 国产女主播一区| 日本一区二区三区久久久久久久久不| 久久这里只精品最新地址| 2021国产精品久久精品| 精品国产3级a| 久久久久久久久久美女| 中文字幕精品一区二区三区精品| 日本一区二区三区dvd视频在线| 久久亚区不卡日本| 国产三级精品视频| 中文字幕一区二区三区精华液| 国产精品美女一区二区三区| 国产精品电影一区二区| 一区二区三区欧美日韩| 亚洲一区精品在线| 天天操天天干天天综合网| 九九精品视频在线看| 国产精品18久久久| 91蜜桃网址入口| 精品视频免费看| 日韩一区二区三区电影| 久久男人中文字幕资源站| 国产精品国产三级国产a| 日韩伦理电影网| 婷婷久久综合九色国产成人| 蜜臂av日日欢夜夜爽一区| 国产一区二区三区美女| 一本大道av一区二区在线播放| 精品污污网站免费看| 日韩久久精品一区| 中文字幕第一区| 午夜精品福利一区二区三区av| 久久99热99| eeuss鲁片一区二区三区| 欧美日韩高清一区二区三区| 久久午夜免费电影| 亚洲欧美一区二区三区孕妇| 久久精品国产**网站演员| zzijzzij亚洲日本少妇熟睡| 欧美日韩国产综合久久| 国产亚洲成av人在线观看导航| 一区二区三区高清| 国产在线视视频有精品| 在线视频观看一区| 久久亚洲捆绑美女| 亚洲国产视频直播| 国产精品亚洲午夜一区二区三区| 日本乱人伦一区| 久久久精品国产免费观看同学| 亚洲一区在线观看视频| 国产毛片一区二区| 欧美日韩成人综合在线一区二区| 亚洲国产精品精华液ab| 日韩精品欧美成人高清一区二区| 成人av动漫在线| 日韩欧美电影在线| 亚洲欧美视频在线观看| 激情文学综合丁香| 欧美日韩国产首页在线观看| 国产三区在线成人av| 毛片基地黄久久久久久天堂| 日本乱人伦aⅴ精品| 亚洲国产成人午夜在线一区 | 极品尤物av久久免费看| 欧美视频自拍偷拍| 亚洲男人的天堂av| 国产一区在线精品| 懂色av一区二区三区蜜臀| 欧美成人一区二区三区| 亚洲一区二区三区四区在线免费观看| 国产另类ts人妖一区二区| 日韩片之四级片| 色偷偷久久人人79超碰人人澡| 久久亚洲私人国产精品va媚药| 免费在线观看不卡| 欧美精品久久一区| 亚洲成人黄色影院| 一本大道久久精品懂色aⅴ| 国产精品日产欧美久久久久| 国产在线精品一区二区不卡了| 欧美精品777| 午夜电影网一区| 欧美一区二区网站| 日韩av一级片| 欧美一区二区视频在线观看2020 | 亚洲综合区在线| 99re这里只有精品6| 国产精品福利av| 成人妖精视频yjsp地址| 国产欧美一区二区在线观看| 国产精品88888| 久久久99久久| 成人h精品动漫一区二区三区| 国产精品色哟哟网站| 成人三级在线视频| 日本一区二区三区国色天香| 成人免费av在线| 亚洲图片你懂的| 色偷偷一区二区三区| 亚洲成人av资源| 911国产精品| 久久97超碰色| 欧美国产精品一区二区| 不卡免费追剧大全电视剧网站| 国产精品国产自产拍在线| 91色九色蝌蚪| 亚洲成年人影院| 欧美成人a∨高清免费观看| 狠狠色狠狠色综合系列| 亚洲国产成人午夜在线一区| 色哟哟国产精品| 日本怡春院一区二区| 久久久五月婷婷| 91麻豆福利精品推荐| 午夜精品福利一区二区蜜股av| 日韩中文字幕区一区有砖一区| 日韩午夜在线影院| 国产曰批免费观看久久久| 日韩一区在线免费观看| 欧美日韩在线不卡| 韩国理伦片一区二区三区在线播放| 国产日本一区二区| 欧亚洲嫩模精品一区三区| 麻豆专区一区二区三区四区五区|