亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 數字信號處理器 原理、結構及應用基礎-TMS320F28x所附光盤源程序C-C++ 劉和平等編著
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16                all;
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspaRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美一三区三区四区免费在线看| 亚洲美女一区二区三区| 国产精品久久久爽爽爽麻豆色哟哟| 综合婷婷亚洲小说| 韩国精品主播一区二区在线观看| 在线日韩国产精品| 久久综合九色欧美综合狠狠| 亚洲福利视频导航| 91视频精品在这里| 国产肉丝袜一区二区| 奇米影视一区二区三区小说| 91黄色激情网站| 国产精品青草久久| 国产精品 欧美精品| 欧美videos中文字幕| 亚洲午夜免费电影| 日本福利一区二区| 亚洲免费av高清| heyzo一本久久综合| 国产丝袜在线精品| 久久99精品久久久久婷婷| 欧美一级片在线看| 亚洲大片一区二区三区| 色综合久久久久网| 亚洲色大成网站www久久九九| 成人一区二区在线观看| 久久精品人人做人人综合| 美洲天堂一区二卡三卡四卡视频| 欧美精品乱人伦久久久久久| 亚洲乱码国产乱码精品精的特点| 不卡电影免费在线播放一区| 久久精品在线免费观看| 国产成人av福利| 国产色爱av资源综合区| 粉嫩av一区二区三区| 国产精品视频一二三| 99re在线视频这里只有精品| 国产精品久久久久婷婷| 99久久精品国产一区| 亚洲欧美日韩一区二区三区在线观看| eeuss鲁片一区二区三区 | 波多野结衣精品在线| 国产日韩精品视频一区| 成人免费看片app下载| 欧美国产精品一区二区| 91玉足脚交白嫩脚丫在线播放| 亚洲黄色在线视频| 3d动漫精品啪啪一区二区竹菊| 蜜臀av性久久久久蜜臀aⅴ流畅| 日韩一级免费观看| 国产99精品视频| 亚洲男人天堂av| 51精品秘密在线观看| 国产一区二区三区免费观看| 国产精品亲子乱子伦xxxx裸| 在线观看一区不卡| 免费观看在线综合| 亚洲欧美另类久久久精品2019 | 亚洲福利视频一区| 精品视频1区2区| 麻豆精品国产91久久久久久| 久久夜色精品国产欧美乱极品| av中文字幕不卡| 午夜成人免费电影| 国产日韩精品视频一区| 欧洲国内综合视频| 毛片av一区二区三区| 国产精品久久久久毛片软件| 欧美色电影在线| 国产毛片精品一区| 一区2区3区在线看| 久久久亚洲精品石原莉奈| 91久久国产最好的精华液| 久久99精品久久久久久久久久久久| 国产免费久久精品| 3d动漫精品啪啪1区2区免费| 国产91在线看| 爽爽淫人综合网网站| 欧美韩日一区二区三区| 欧美日韩夫妻久久| 成人av动漫在线| 精品一区二区三区免费播放| 亚洲天天做日日做天天谢日日欢| 日韩欧美中文字幕制服| 一本大道久久a久久综合| 国产综合色视频| 婷婷开心激情综合| 亚洲乱码一区二区三区在线观看| 日韩欧美一二三| 日本高清免费不卡视频| 成人国产精品免费观看动漫| 久久福利视频一区二区| 亚洲国产视频一区二区| 一区精品在线播放| 欧美精品一区二区三区久久久| 欧美日产国产精品| 日本黄色一区二区| 91麻豆国产在线观看| 国产精品一级黄| 精品综合久久久久久8888| 香蕉久久夜色精品国产使用方法 | 国产剧情一区在线| 视频一区二区不卡| 一区二区高清在线| 亚洲蜜臀av乱码久久精品| 中文字幕免费观看一区| 日韩欧美卡一卡二| 欧美妇女性影城| 欧美艳星brazzers| 欧美亚洲动漫制服丝袜| 一本色道亚洲精品aⅴ| 91小视频在线免费看| 成人v精品蜜桃久久一区| 国产成人在线看| 国产99久久久精品| 粉嫩在线一区二区三区视频| 韩国一区二区视频| 久久99深爱久久99精品| 精品一区二区三区免费播放| 麻豆一区二区三区| 国产在线观看一区二区| 国产精品影视网| 国产精品99久久久久久久女警| 国产精品综合网| 成人免费毛片aaaaa**| 色综合天天性综合| 在线观看欧美黄色| 69久久夜色精品国产69蝌蚪网| 91精品国产综合久久久久久久久久 | 久久精品视频免费观看| 久久精品一区蜜桃臀影院| 欧美国产97人人爽人人喊| 国产精品第四页| 亚洲国产一区二区在线播放| 日本午夜精品视频在线观看| 经典三级视频一区| 99视频精品免费视频| 欧美日韩一级二级| 久久久久久亚洲综合影院红桃| 国产精品久久久久影院| 亚洲一区二区三区四区在线免费观看 | 午夜视频在线观看一区二区| 秋霞国产午夜精品免费视频 | 日韩福利视频网| 国产麻豆91精品| 91在线视频播放| 91精品国产综合久久久久久久| 久久综合九色综合欧美亚洲| 综合欧美一区二区三区| 免费人成在线不卡| 成人av在线网| 3d动漫精品啪啪一区二区竹菊| 久久婷婷久久一区二区三区| 亚洲视频在线一区观看| 日韩二区三区四区| 成人aaaa免费全部观看| 日韩一级高清毛片| 日韩美女啊v在线免费观看| 日本一不卡视频| 成人动漫一区二区在线| 欧美肥大bbwbbw高潮| 国产精品区一区二区三区| 日韩av一二三| 色婷婷av一区| 国产日韩欧美a| 全国精品久久少妇| 在线精品视频小说1| 精品少妇一区二区三区免费观看| 亚洲欧美另类综合偷拍| 国产精品综合在线视频| 7777女厕盗摄久久久| 亚洲欧美自拍偷拍色图| 国产精品综合二区| 欧美福利视频导航| 亚洲精品免费一二三区| 国产一区二区三区不卡在线观看 | 精品国产精品一区二区夜夜嗨| 亚洲与欧洲av电影| 成人美女视频在线观看18| 欧美成人video| 午夜视频久久久久久| 91女人视频在线观看| 国产亚洲一区二区三区| 激情五月婷婷综合| 7777精品伊人久久久大香线蕉完整版 | 婷婷开心久久网| 91福利精品视频| 亚洲天堂福利av| 99精品视频一区| 国产精品久久久久桃色tv| 福利一区二区在线观看| 国产亚洲精品7777| 国产一区91精品张津瑜| 欧美大片在线观看一区二区| 免费观看日韩av| 欧美xxx久久| 国产一二精品视频| 国产日韩精品视频一区| 国产99一区视频免费| 国产欧美日韩精品a在线观看|