亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲(chóng)蟲(chóng)下載站! | ?? 資源下載 ?? 資源專(zhuān)輯 ?? 關(guān)于我們
? 蟲(chóng)蟲(chóng)下載站

?? dsp28_ev.h

?? 數(shù)字信號(hào)處理器 原理、結(jié)構(gòu)及應(yīng)用基礎(chǔ)-TMS320F28x所附光盤(pán)源程序C-C++ 劉和平等編著
?? H
?? 第 1 頁(yè) / 共 2 頁(yè)
字號(hào):
//
//      TMDX ALPHA RELEASE
//      Intended for product evaluation purposes
//
//###########################################################################
//
// FILE:	DSP28_Ev.h
//
// TITLE:	DSP28 Device Event Manager Register Definitions.
//
//###########################################################################
//
//  Ver | dd mmm yyyy | Who  | Description of changes
// =====|=============|======|===============================================
//  0.55| 06 May 2002 | L.H. | EzDSP Alpha Release
//  0.56| 17 May 2002 | L.H. | Removed extra reserved word in EVA EVB reg file
//  0.57| 27 May 2002 | L.H. | No change
//  0.58| 29 Jun 2002 | L.H. | Fixed missing bits in GPTCONA
//###########################################################################

#ifndef DSP28_EV_H
#define DSP28_EV_H

/* --------------------------------------------------- */
/* F2810/12 Event Manager (EV) GP Timer Registers      */
/*                                                     */
/* ----------------------------------------------------*/

/* Overall Timer Control Register */

struct GPTCONA_BITS  {
   Uint16 T1PIN:2;         // 1:0   Polarity of GP timer 1 compare
   Uint16 T2PIN:2;         // 3:2   Polarity of GP timer 2 compare
   Uint16 T1CMPOE:1;       // 4 	Timer1 compare output
   Uint16 T2CMPOE:1;       // 5     Timer2 compare output 
   Uint16 TCOMPOE:1;       // 6     Compare output enable
   Uint16 T1TOADC:2;       // 8:7   Start ADC with timer 1 event
   Uint16 T2TOADC:2;       // 10:9  Start ADC with timer 2 event
   Uint16 rsvd2:2;         // 12:11 reserved
   Uint16 T1STAT:1;        // 13    GP Timer 1 status (read only)
   Uint16 T2STAT:1;        // 14    GP Timer 2 status (read only)
   Uint16 rsvd:1;          // 15    reserved
};

/* Allow access to the bit fields or entire register */
union GPTCONA_REG {
   Uint16        all;
   struct  GPTCONA_BITS bit;
};

struct GPTCONB_BITS  {
   Uint16 T3PIN:2;         // 1:0   Polarity of GP timer 3 compare
   Uint16 T4PIN:2;         // 3:2   Polarity of GP timer 4 compare
   Uint16 T3CMPOE:1;       // 4 	Timer3 compare output
   Uint16 T4CMPOE:1;       // 5     Timer4 compare output 
   Uint16 TCOMPOE:1;       // 6     Compare output enable
   Uint16 T3TOADC:2;       // 8:7   Start ADC with timer 3 event
   Uint16 T4TOADC:2;       // 10:9  Start ADC with timer 4 event
   Uint16 T1CTRIP:1;       // 11    Timer1 trip enable
   Uint16 T2CTRIP:1;       // 12    Timer2 trip enable
   Uint16 T3STAT:1;        // 13    GP Timer 3 status (read only)
   Uint16 T4STAT:1;        // 14    GP Timer 4 status (read only)
   Uint16 rsvd2:1;         // 15    reserved
};

/* Allow access to the bit fields or entire register */
union GPTCONB_REG {
   Uint16        all;
   struct  GPTCONB_BITS bit;
};

/* Timer Control Register bit defintions */
struct TCONA_BITS  {
   Uint16  SET1PR:1;        // 0     Period register select
   Uint16  TECMPR:1;        // 1     Timer compare enable
   Uint16  TCLD10:2;        // 3:2   Timer copare register reload
   Uint16  TCLKS10:2;       // 5:4   Clock source select
   Uint16  TENABLE:1;       // 6     Timer enable
   Uint16  T2SWT1:1;        // 7     Start GP timer 2 with GP timer 1's enable
   Uint16  TPS:3;           // 10:8  Input clock prescaler
   Uint16  TMODE:2;         // 12:11 Count mode selection
   Uint16  rsvd:1;          // 13    reserved
   Uint16  FREE:1;          // 14    Free emulation control
   Uint16  SOFT:1;          // 15    Soft emulation control
};      

/* Allow access to the bit fields or entire register */
union TCONA_REG {
   Uint16        all;
   struct  TCONA_BITS bit;
};

struct TCONB_BITS  {
   Uint16  SET3PR:1;        // 0     Period register select
   Uint16  TECMPR:1;        // 1     Timer compare enable
   Uint16  TCLD10:2;        // 3:2   Timer copare register reload
   Uint16  TCLKS10:2;       // 5:4   Clock source select
   Uint16  TENABLE:1;       // 6     Timer enable
   Uint16  T4SWT3:1;        // 7     Start GP timer 2 with GP timer 1's enable
   Uint16  TPS:3;           // 10:8  Input clock prescaler
   Uint16  TMODE:2;         // 12:11 Count mode selection
   Uint16  rsvd:1;          // 13    reserved
   Uint16  FREE:1;          // 14    Free emulation control
   Uint16  SOFT:1;          // 15    Soft emulation control
};      

/* Allow access to the bit fields or entire register */
union TCONB_REG {
   Uint16        all;
   struct  TCONB_BITS bit;
};


struct EXTCONA_BITS {
   Uint16   INDCOE:1;        // 0      Independant compare output
   Uint16   QEPIQEL:1;       // 1      QEP/CAP3 Index Qual Mode
   Uint16   QEPIE:1;         // 2      QEP index enable
   Uint16   EVSOCE:1;        // 3      Ev start of conversion output enable
   Uint16   rsvd:12;         // 15:4   reserved
};

/* Allow access to the bit fields or entire register */
union EXTCONA_REG {
   Uint16        all;
   struct  EXTCONA_BITS bit;
};


struct EXTCONB_BITS {
   Uint16   INDCOE:1;        // 0      Independant compare output
   Uint16   QEPIQEL:1;       // 1      QEP/CAP3 Index Qual Mode
   Uint16   QEPIE:1;         // 2      QEP index enable
   Uint16   EVSOCE:1;        // 3      Ev start of conversion output enable
   Uint16   rsvd:12;         // 15:4   reserved
};

/* Allow access to the bit fields or entire register */
union EXTCONB_REG {
   Uint16        all;
   struct  EXTCONA_BITS bit;
};



/* Compare Control Register */
struct COMCONA_BITS {
   Uint16   rsvd:8;         // 7:0    reserved
   Uint16   PDPINTASTATUS:1;// 8      Current status of the PDPINTA pin
   Uint16   FCOMPOE:1;      // 9      Compare output enable
   Uint16   ACTRLD:2;       // 11:10  Action control register reload
   Uint16   SVENABLE:1;     // 12     Space vector PWM Mode enable
   Uint16   CLD:2;          // 14:13  Compare register reload condition
   Uint16   CENABLE:1;      // 15     Compare enable
}; 

/* Allow access to the bit fields or entire register */
union COMCONA_REG {
   Uint16        all;
   struct  COMCONA_BITS bit;
};

struct COMCONB_BITS {
   Uint16   rsvd:8;         // 7:0    reserved
   Uint16   PDPINTBSTATUS:1;// 8      Current status of the PDPINTB pin
   Uint16   FCOMPOE:1;      // 9      Compare output enable
   Uint16   ACTRLD:2;       // 11:10  Action control register reload
   Uint16   SVENABLE:1;     // 12     Space vector PWM Mode enable
   Uint16   CLD:2;          // 14:13  Compare register reload condition
   Uint16   CENABLE:1;      // 15     Compare enable
}; 

/* Allow access to the bit fields or entire register */
union COMCONB_REG {
   Uint16        all;
   struct  COMCONB_BITS bit;
};

/* Compare Action Control Register bit definitions */

struct ACTRA_BITS {
   Uint16   CMP1ACT:2;     // 1:0    Action on compare output pin 1 CMP1
   Uint16   CMP2ACT:2;     // 3:2    Action on compare output pin 2 CMP2
   Uint16   CMP3ACT:2;     // 5:4    Action on compare output pin 3 CMP3
   Uint16   CMP4ACT:2;     // 7:6    Action on compare output pin 4 CMP4
   Uint16   CMP5ACT:2;     // 9:8    Action on compare output pin 5 CMP5
   Uint16   CMP6ACT:2;     // 11:10  Action on compare output pin 6 CMP6
   Uint16   D:3;           // 14:12  Basic vector bits
   Uint16   SVRDIR:1;      // 15     Space vecor PWM rotation dir
};

/* Allow access to the bit fields or entire register */
union ACTRA_REG {
   Uint16        all;
   struct  ACTRA_BITS bit;
};

struct ACTRB_BITS {
   Uint16   CMP7ACT:2;     // 1:0    Action on compare output pin 7 CMP7
   Uint16   CMP8ACT:2;     // 3:2    Action on compare output pin 8 CMP8
   Uint16   CMP9ACT:2;     // 5:4    Action on compare output pin 9 CMP9
   Uint16   CMP10ACT:2;    // 7:6    Action on compare output pin 10 CMP10
   Uint16   CMP11ACT:2;    // 9:8    Action on compare output pin 11 CMP11
   Uint16   CMP12ACT:2;    // 11:10  Action on compare output pin 12 CMP12
   Uint16   D:3;           // 14:12  Basic vector bits
   Uint16   SVRDIR:1;      // 15     Space vecor PWM rotation dir
};

/* Allow access to the bit fields or entire register */
union ACTRB_REG {
   Uint16        all;
   struct  ACTRB_BITS bit;
};

/* Dead-Band Timer Control register bit definitions */
struct DBTCON_BITS {
   Uint16   rsvd1:2;       // 1:0    reserved
   Uint16   DBTPS:3;       // 4:2    Dead-Band timer prescaler
   Uint16   EDBT1:1;       // 5      Dead-Band timer 1 enable
   Uint16   EDBT2:1;       // 6      Dead-Band timer 2 enable
   Uint16   EDBT3:1;       // 7      Dead-Band timer 3 enable
   Uint16   DBT:4;         // 11:8   Dead-Band timer period
   Uint16   rsvd2:4;       // 15:12  reserved   
};

/* Allow access to the bit fields or entire register */
union DBTCON_REG {
   Uint16        all;
   struct  DBTCON_BITS bit;
};


/* Capture Control register bit definitions */
struct CAPCONA_BITS {
   Uint16  rsvd1:2;         // 1:0   reserved
   Uint16  CAP3EDGE:2;      // 3:2   Edge Detection for Unit 3
   Uint16  CAP2EDGE:2;      // 5:4   Edge Detection for Unit 2
   Uint16  CAP1EDGE:2;      // 7:6   Edge Detection for Unit 1
   Uint16  CAP3TOADC:1;     // 8     Unit 3 starts the ADC
   Uint16  CAP12TSEL:1;     // 9     GP Timer selection for Units 1 and 2
   Uint16  CAP3TSEL:1;      // 10    GP Timer selection for Unit 3
   Uint16  rsvd2:1;         // 11    reserved
   Uint16  CAP3EN:1;        // 12    Capture Unit 3 control
   Uint16  CAPQEPN:2;       // 14:13 Capture Unit 1 and 2 control
   Uint16  CAPRES:1;        // 15    Capture reset (always reads 0)
};

/* Allow access to the bit fields or entire register */
union CAPCONA_REG {
   Uint16        all;
   struct  CAPCONA_BITS bit;
};  


/* Control register bit definitions */
struct CAPCONB_BITS {
   Uint16  rsvd1:2;         // 1:0   reserved
   Uint16  CAP6EDGE:2;      // 3:2   Edge Detection for Unit 6
   Uint16  CAP5EDGE:2;      // 5:4   Edge Detection for Unit 5
   Uint16  CAP4EDGE:2;      // 7:6   Edge Detection for Unit 4
   Uint16  CAP6TOADC:1;     // 8     Unit 6 starts the ADC
   Uint16  CAP45TSEL:1;     // 9     GP Timer selection for Units 4 and 5
   Uint16  CAP6TSEL:1;      // 10    GP Timer selection for Unit 6
   Uint16  rsvd2:1;         // 11    reserved
   Uint16  CAP6EN:1;        // 12    Capture Unit 6 control
   Uint16  CAPQEPN:2;       // 14:13 Capture Unit 4 and 5 control
   Uint16  CAPRES:1;        // 15    Capture reset (always reads 0)
};

/* Allow access to the bit fields or entire register */
union CAPCONB_REG {
   Uint16        all;
   struct  CAPCONB_BITS bit;
}; 

/* Capture FIFO Status Register bit definitions */
struct CAPFIFOA_BITS  {
   Uint16 rsvd1:8;           // 7:0   reserved
   Uint16 CAP1FIFO:2;        // 9:8   CAP1 FIFO status
   Uint16 CAP2FIFO:2;        // 11:10 CAP2 FIFO status
   Uint16 CAP3FIFO:2;        // 13:12 CAP2 FIFO status
   Uint16 rsvd2:2;           // 15:14 reserved
}; 

/* Allow access to the bit fields or entire register */
union CAPFIFOA_REG {
   Uint16        all;
   struct  CAPFIFOA_BITS bit;
}; 

/* Capture FIFO Status Register bit definitions */
struct CAPFIFOB_BITS  {
   Uint16 rsvd1:8;           // 7:0   reserved
   Uint16 CAP4FIFO:2;        // 9:8   CAP4 FIFO status
   Uint16 CAP5FIFO:2;        // 11:10 CAP5 FIFO status
   Uint16 CAP6FIFO:2;        // 13:12 CAP6 FIFO status
   Uint16 rsvd2:2;           // 15:14 reserved
}; 

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲国产成人高清精品| 日韩经典中文字幕一区| 日产欧产美韩系列久久99| 国产主播一区二区三区| 51久久夜色精品国产麻豆| 国产精品第13页| 亚洲va国产va欧美va观看| 国内精品视频666| 制服丝袜一区二区三区| 国产精品久久午夜| 国产毛片精品视频| 欧美tk丨vk视频| 亚洲国产精品久久久久婷婷884| 国产一区二区久久| 日韩欧美国产成人一区二区| 一区二区三区在线免费| 国产999精品久久久久久绿帽| 欧美剧情片在线观看| 午夜电影网一区| 欧美自拍偷拍一区| 亚洲国产精品久久一线不卡| 精品一区二区三区香蕉蜜桃| 日韩欧美色电影| 韩国精品主播一区二区在线观看 | 欧美一级理论片| 日欧美一区二区| 日韩欧美国产午夜精品| 亚洲成av人片在线观看无码| 色综合久久六月婷婷中文字幕| 亚洲欧洲性图库| 在线观看国产一区二区| 亚洲综合丁香婷婷六月香| 在线观看成人免费视频| 亚洲欧美日韩久久精品| 91成人免费网站| 视频一区二区三区在线| 欧美一区二区二区| 韩国v欧美v日本v亚洲v| 亚洲视频香蕉人妖| 欧美色图一区二区三区| 亚洲精品国产一区二区精华液| 色88888久久久久久影院按摩| 亚洲一区二区三区四区五区黄| 日韩欧美一级片| 99久久久国产精品| 美女尤物国产一区| 亚洲激情一二三区| 欧美日韩久久一区| 国产高清在线观看免费不卡| 一区av在线播放| 久久婷婷国产综合国色天香| 99久久精品免费精品国产| 日韩激情一二三区| 国产欧美日韩精品在线| 91麻豆精品国产| 这里只有精品99re| 色老汉av一区二区三区| 一区av在线播放| 中文字幕免费不卡| 国产欧美一区二区精品性色| 欧美另类久久久品| 色综合久久66| 91视频精品在这里| 国产99精品在线观看| 国产专区综合网| 亚洲妇熟xx妇色黄| 亚洲高清久久久| 图片区小说区国产精品视频| 亚洲欧洲中文日韩久久av乱码| 国产人妖乱国产精品人妖| 欧美日韩免费观看一区二区三区 | 美女性感视频久久| 蜜桃视频在线观看一区二区| 激情五月激情综合网| 国产欧美精品国产国产专区 | 亚洲欧美综合在线精品| 国产精品网曝门| 伊人性伊人情综合网| 日韩精品一二三区| 蜜桃精品视频在线| 国产精品18久久久久| 99麻豆久久久国产精品免费| 在线观看欧美日本| 色妹子一区二区| 欧美日韩视频一区二区| 精品国产凹凸成av人网站| 国产精品无人区| 日韩中文字幕不卡| 欧美日韩精品一区二区天天拍小说| 日韩一级黄色大片| 亚洲欧洲性图库| 香蕉成人伊视频在线观看| 亚洲一区二区三区四区不卡| 久久爱另类一区二区小说| 色婷婷久久一区二区三区麻豆| 亚洲精品在线三区| 亚洲在线观看免费| 国产精品亚洲午夜一区二区三区| 欧美日韩中文一区| 最好看的中文字幕久久| 国产精品自拍三区| 91精品国产综合久久久久| 国产精品久久久久三级| 日韩精品一级中文字幕精品视频免费观看| 成人黄色av电影| 亚洲色图制服丝袜| 欧美特级限制片免费在线观看| 国产欧美精品一区二区色综合朱莉 | 91在线观看地址| 亚洲精品中文在线观看| 日本欧美一区二区三区| 欧美日韩中字一区| 亚洲主播在线播放| 在线观看视频一区二区| 奇米亚洲午夜久久精品| 26uuu精品一区二区| 狠狠色2019综合网| 精品国产乱码久久久久久蜜臀| 无吗不卡中文字幕| 欧美网站一区二区| 蜜臀av性久久久久蜜臀aⅴ四虎 | 国产精品一卡二| 欧美一个色资源| 国内精品国产三级国产a久久| 久久久夜色精品亚洲| 91久久香蕉国产日韩欧美9色| 亚洲一区二区三区小说| 欧洲一区二区av| 奇米四色…亚洲| 久久久天堂av| 欧美影视一区二区三区| 国产乱一区二区| 中文字幕中文字幕一区二区 | 亚洲欧美日韩精品久久久久| 日韩视频一区在线观看| 国产乱码精品一区二区三区忘忧草 | 欧美男男青年gay1069videost| 国产综合久久久久影院| 亚洲精品va在线观看| 欧美性感一类影片在线播放| 蜜臀久久久久久久| 久久久久久久一区| 欧美综合欧美视频| 99r国产精品| 亚洲一区二区三区三| 2017欧美狠狠色| 欧美一级免费大片| 在线观看亚洲一区| 日韩成人免费看| 日本不卡一区二区三区高清视频| 亚洲欧美色一区| 亚洲精品一二三| 亚洲婷婷综合久久一本伊一区| 久久亚区不卡日本| 国产欧美日韩视频在线观看| 欧美高清在线一区二区| 久久久国际精品| 国产网红主播福利一区二区| 国产午夜亚洲精品不卡| 国产精品三级av| 一区二区三区在线看| 亚洲成人精品一区二区| 日韩精品视频网| 国产成人啪午夜精品网站男同| 国产福利精品导航| 成人国产精品免费网站| 99久久精品国产精品久久| 欧美日韩高清一区| 国产色产综合色产在线视频| 国产精品久久久久影院| 首页亚洲欧美制服丝腿| 国产呦精品一区二区三区网站| 国产精品影视天天线| 欧美在线视频你懂得| 2023国产精品| 亚洲专区一二三| 国产suv一区二区三区88区| 欧美久久久影院| 国产精品久久777777| 天堂成人免费av电影一区| 国产一区二区三区免费在线观看| 91在线观看一区二区| 国产三级一区二区三区| 免费在线观看日韩欧美| 91一区二区三区在线播放| 精品久久久网站| 久久精品噜噜噜成人av农村| 成人激情午夜影院| 日韩欧美一级特黄在线播放| 亚洲制服欧美中文字幕中文字幕| 成人黄页在线观看| 2019国产精品| 日韩精品福利网| 在线播放日韩导航| 免费在线一区观看| 9191成人精品久久| 有坂深雪av一区二区精品| 99久久免费精品高清特色大片| 久久精品男人天堂av| 久久不见久久见免费视频1|