亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 數字信號處理器 原理、結構及應用基礎-TMS320F28x所附光盤源程序C-C++ 劉和平等編著
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16                all;
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspaRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美日韩精品电影| 91久久奴性调教| 日韩电影在线免费观看| 亚洲美女精品一区| 亚洲视频图片小说| 亚洲激情网站免费观看| 亚洲综合色自拍一区| 亚洲国产一区二区三区| 香蕉加勒比综合久久| 日韩不卡一二三区| 久久99精品一区二区三区| 激情综合色综合久久综合| 久久97超碰国产精品超碰| 国产制服丝袜一区| 国产成人精品网址| av中文字幕一区| 欧美在线观看视频一区二区三区| 在线观看三级视频欧美| 欧美顶级少妇做爰| 26uuu另类欧美| 亚洲日本在线天堂| 亚洲国产另类精品专区| 日韩精品欧美精品| 国产成人一级电影| 欧美在线视频全部完| 欧美一区二区三区四区五区| 日韩精品一区二区在线| 中文在线免费一区三区高中清不卡| 中文字幕一区二区三中文字幕| 亚洲免费av高清| 六月丁香综合在线视频| 99riav久久精品riav| 欧美久久久久久蜜桃| 精品国产乱码久久久久久闺蜜| 国产精品视频线看| 偷拍日韩校园综合在线| 国产不卡在线一区| 在线播放91灌醉迷j高跟美女| 久久亚洲一区二区三区明星换脸| 日韩美女视频一区二区| 麻豆精品视频在线| 91丝袜国产在线播放| 欧美一级淫片007| 亚洲天堂成人网| 国产一区二区三区精品视频| 一本色道亚洲精品aⅴ| 欧美一区二区三区色| 国产精品久久久久久久浪潮网站| 亚洲永久免费av| av亚洲产国偷v产偷v自拍| 91精品国产色综合久久不卡电影 | 久久毛片高清国产| 亚洲精品乱码久久久久久| 国产精品一二二区| 91精品国产色综合久久不卡蜜臀| 亚洲免费观看在线视频| 国产成人日日夜夜| 2023国产精品自拍| 美日韩一区二区三区| 欧美三级日韩在线| 亚洲欧美国产77777| 高清在线成人网| 精品国精品自拍自在线| 三级久久三级久久久| 欧美视频一区在线| 一区二区三区四区国产精品| 成人黄色网址在线观看| 中文字幕不卡三区| 国产白丝网站精品污在线入口| 日韩视频在线观看一区二区| 亚洲午夜国产一区99re久久| 色天天综合色天天久久| 亚洲一区二区欧美日韩 | 亚洲成av人片一区二区梦乃| 91丨九色丨黑人外教| 综合网在线视频| 99国产精品久久久久久久久久| 国产精品久久久久久亚洲伦| 成人动漫一区二区在线| 中文天堂在线一区| 成人av免费在线播放| 中文字幕亚洲精品在线观看| 99久久婷婷国产精品综合| 亚洲视频狠狠干| 欧美在线999| 首页欧美精品中文字幕| 欧美一区二区三区啪啪| 国模套图日韩精品一区二区| 精品久久久久久亚洲综合网| 国产在线精品一区在线观看麻豆| 精品久久人人做人人爰| 成人午夜伦理影院| 亚洲日本丝袜连裤袜办公室| 在线观看视频一区二区 | 成人免费av网站| 国产精品高潮呻吟| 在线观看亚洲a| 奇米888四色在线精品| wwww国产精品欧美| 不卡的电视剧免费网站有什么| 亚洲美女少妇撒尿| 91精品福利在线一区二区三区 | 国产日韩综合av| 色综合色狠狠天天综合色| 午夜av电影一区| 国产午夜亚洲精品理论片色戒| 91视频国产观看| 青青草视频一区| 国产日韩欧美一区二区三区乱码| 色狠狠色噜噜噜综合网| 蜜臀av一级做a爰片久久| 久久久99精品久久| 欧美日韩国产在线播放网站| 国产一区在线观看视频| 亚洲激情网站免费观看| 久久综合色天天久久综合图片| 99精品视频一区| 久久国产精品免费| 亚洲女性喷水在线观看一区| 日韩欧美电影在线| 欧美亚洲国产一区在线观看网站| 老汉av免费一区二区三区| 亚洲色图欧洲色图| www激情久久| 欧美日韩一区在线| 成人黄色777网| 麻豆精品精品国产自在97香蕉| 亚洲乱码国产乱码精品精98午夜| 精品国产自在久精品国产| 欧洲精品在线观看| 91在线一区二区| 国产成人av福利| 国内精品伊人久久久久av一坑| 亚洲国产精品久久不卡毛片| 国产午夜亚洲精品不卡| 精品国产一区二区亚洲人成毛片| 91麻豆免费看| 99国产精品久| 菠萝蜜视频在线观看一区| 国产一级精品在线| 久久66热偷产精品| 奇米影视一区二区三区小说| 亚洲mv大片欧洲mv大片精品| 最好看的中文字幕久久| 中文字幕五月欧美| 欧美国产精品一区二区三区| 久久免费的精品国产v∧| 欧美v亚洲v综合ⅴ国产v| 欧美一区二区三区视频在线观看| 欧美伊人久久久久久午夜久久久久| 成人黄色av网站在线| av成人老司机| 一本在线高清不卡dvd| 92国产精品观看| 在线观看亚洲精品| 欧美二区三区的天堂| 91精品国产丝袜白色高跟鞋| 91精品国产高清一区二区三区| 欧美精品在线视频| 日韩午夜在线影院| 久久在线免费观看| 国产亚洲综合av| 中文字幕在线一区二区三区| 国产精品久久久99| 亚洲精品菠萝久久久久久久| 一区二区三区日韩精品视频| 亚洲国产成人高清精品| 午夜激情一区二区| 麻豆久久久久久久| 国产成人无遮挡在线视频| 99国产精品久久久久久久久久| av毛片久久久久**hd| 欧美日韩第一区日日骚| 日韩一区二区在线观看视频| 精品99一区二区三区| 久久久久久久久久美女| 国产精品福利电影一区二区三区四区| 国产精品福利av| 日韩高清一区二区| 成人国产视频在线观看| 色综合久久久久久久| 欧美一卡二卡三卡四卡| 国产欧美日韩三级| 亚洲一二三区不卡| 国产一区二区不卡| 在线影院国内精品| 欧美变态口味重另类| 国产精品色噜噜| 日韩avvvv在线播放| 国产999精品久久| 欧美视频在线不卡| 日本一区二区动态图| 石原莉奈在线亚洲二区| 成人黄色一级视频| 日韩欧美在线网站| 国产精品高清亚洲| 国产综合色精品一区二区三区| 色综合色狠狠天天综合色| 精品国产污网站| 亚洲成人黄色影院|