亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? skdrv2nd.h

?? AT9260的BOOTLOADER,還有幾個版本的,需要的我再放
?? H
?? 第 1 頁 / 共 2 頁
字號:
};/* definition of flags in descriptor control field */#define	RX_CTRL_OWN_BMU 	UINT32_C(0x80000000)#define	RX_CTRL_STF		UINT32_C(0x40000000)#define	RX_CTRL_EOF		UINT32_C(0x20000000)#define	RX_CTRL_EOB_IRQ		UINT32_C(0x10000000)#define	RX_CTRL_EOF_IRQ		UINT32_C(0x08000000)#define RX_CTRL_DEV_NULL	UINT32_C(0x04000000)#define RX_CTRL_STAT_VALID	UINT32_C(0x02000000)#define RX_CTRL_TIME_VALID	UINT32_C(0x01000000)#define RX_CTRL_CHECK_DEFAULT	UINT32_C(0x00550000)#define RX_CTRL_CHECK_CSUM	UINT32_C(0x00560000)#define	RX_CTRL_LEN_MASK	UINT32_C(0x0000FFFF)#define	TX_CTRL_OWN_BMU 	UINT32_C(0x80000000)#define	TX_CTRL_STF		UINT32_C(0x40000000)#define	TX_CTRL_EOF		UINT32_C(0x20000000)#define	TX_CTRL_EOB_IRQ		UINT32_C(0x10000000)#define	TX_CTRL_EOF_IRQ		UINT32_C(0x08000000)#define TX_CTRL_ST_FWD		UINT32_C(0x04000000)#define TX_CTRL_DISAB_CRC	UINT32_C(0x02000000)#define TX_CTRL_SOFTWARE	UINT32_C(0x01000000)#define TX_CTRL_CHECK_DEFAULT	UINT32_C(0x00550000)#define TX_CTRL_CHECK_CSUM	UINT32_C(0x00560000)#define	TX_CTRL_LEN_MASK	UINT32_C(0x0000FFFF)/* The offsets of registers in the TX and RX queue control io area ***********/#define RX_Q_BUF_CTRL_CNT	0x00#define RX_Q_NEXT_DESCR_LOW	0x04#define RX_Q_BUF_ADDR_LOW	0x08#define RX_Q_BUF_ADDR_HIGH	0x0c#define RX_Q_FRAME_STAT		0x10#define RX_Q_TIME_STAMP		0x14#define RX_Q_CSUM_1_2		0x18#define RX_Q_CSUM_START_1_2	0x1c#define RX_Q_CUR_DESCR_LOW	0x20#define RX_Q_DESCR_HIGH		0x24#define RX_Q_CUR_ADDR_LOW	0x28#define RX_Q_CUR_ADDR_HIGH	0x2c#define RX_Q_CUR_BYTE_CNT	0x30#define RX_Q_CTRL		0x34#define RX_Q_FLAG		0x38#define RX_Q_TEST1		0x3c#define RX_Q_TEST2		0x40#define RX_Q_TEST3		0x44#define TX_Q_BUF_CTRL_CNT	0x00#define TX_Q_NEXT_DESCR_LOW	0x04#define TX_Q_BUF_ADDR_LOW	0x08#define TX_Q_BUF_ADDR_HIGH	0x0c#define TX_Q_FRAME_STAT		0x10#define TX_Q_CSUM_START		0x14#define TX_Q_CSUM_START_POS	0x18#define TX_Q_RESERVED		0x1c#define TX_Q_CUR_DESCR_LOW	0x20#define TX_Q_DESCR_HIGH		0x24#define TX_Q_CUR_ADDR_LOW	0x28#define TX_Q_CUR_ADDR_HIGH	0x2c#define TX_Q_CUR_BYTE_CNT	0x30#define TX_Q_CTRL		0x34#define TX_Q_FLAG		0x38#define TX_Q_TEST1		0x3c#define TX_Q_TEST2		0x40#define TX_Q_TEST3		0x44/* definition of flags in the queue control field */#define RX_Q_CTRL_POLL_ON	0x00000080#define RX_Q_CTRL_POLL_OFF	0x00000040#define RX_Q_CTRL_STOP		0x00000020#define RX_Q_CTRL_START		0x00000010#define RX_Q_CTRL_CLR_I_PAR	0x00000008#define RX_Q_CTRL_CLR_I_EOB	0x00000004#define RX_Q_CTRL_CLR_I_EOF	0x00000002#define RX_Q_CTRL_CLR_I_ERR	0x00000001#define TX_Q_CTRL_POLL_ON	0x00000080#define TX_Q_CTRL_POLL_OFF	0x00000040#define TX_Q_CTRL_STOP		0x00000020#define TX_Q_CTRL_START		0x00000010#define TX_Q_CTRL_CLR_I_EOB	0x00000004#define TX_Q_CTRL_CLR_I_EOF	0x00000002#define TX_Q_CTRL_CLR_I_ERR	0x00000001/* Interrupt bits in the interrupts source register **************************/#define IRQ_HW_ERROR		0x80000000#define IRQ_RESERVED		0x40000000#define IRQ_PKT_TOUT_RX1	0x20000000#define IRQ_PKT_TOUT_RX2	0x10000000#define IRQ_PKT_TOUT_TX1	0x08000000#define IRQ_PKT_TOUT_TX2	0x04000000#define IRQ_I2C_READY		0x02000000#define IRQ_SW			0x01000000#define IRQ_EXTERNAL_REG	0x00800000#define IRQ_TIMER		0x00400000#define IRQ_MAC1		0x00200000#define IRQ_LINK_SYNC_C_M1	0x00100000#define IRQ_MAC2		0x00080000#define IRQ_LINK_SYNC_C_M2	0x00040000#define IRQ_EOB_RX1		0x00020000#define IRQ_EOF_RX1		0x00010000#define IRQ_CHK_RX1		0x00008000#define IRQ_EOB_RX2		0x00004000#define IRQ_EOF_RX2		0x00002000#define IRQ_CHK_RX2		0x00001000#define IRQ_EOB_SY_TX1		0x00000800#define IRQ_EOF_SY_TX1		0x00000400#define IRQ_CHK_SY_TX1		0x00000200#define IRQ_EOB_AS_TX1		0x00000100#define IRQ_EOF_AS_TX1		0x00000080#define IRQ_CHK_AS_TX1		0x00000040#define IRQ_EOB_SY_TX2		0x00000020#define IRQ_EOF_SY_TX2		0x00000010#define IRQ_CHK_SY_TX2		0x00000008#define IRQ_EOB_AS_TX2		0x00000004#define IRQ_EOF_AS_TX2		0x00000002#define IRQ_CHK_AS_TX2		0x00000001#define DRIVER_IRQS	(IRQ_SW | IRQ_EOF_RX1 | IRQ_EOF_RX2 | \			IRQ_EOF_SY_TX1 | IRQ_EOF_AS_TX1 | \			IRQ_EOF_SY_TX2 | IRQ_EOF_AS_TX2)#define SPECIAL_IRQS	(IRQ_HW_ERROR | IRQ_PKT_TOUT_RX1 | IRQ_PKT_TOUT_RX2 | \			IRQ_PKT_TOUT_TX1 | IRQ_PKT_TOUT_TX2 | \			IRQ_I2C_READY | IRQ_EXTERNAL_REG | IRQ_TIMER | \			IRQ_MAC1 | IRQ_LINK_SYNC_C_M1 | \			IRQ_MAC2 | IRQ_LINK_SYNC_C_M2 | \			IRQ_CHK_RX1 | IRQ_CHK_RX2 | \			IRQ_CHK_SY_TX1 | IRQ_CHK_AS_TX1 | \			IRQ_CHK_SY_TX2 | IRQ_CHK_AS_TX2)#define IRQ_MASK	(IRQ_SW | IRQ_EOB_RX1 | IRQ_EOF_RX1 | \			IRQ_EOB_RX2 | IRQ_EOF_RX2 | \			IRQ_EOB_SY_TX1 | IRQ_EOF_SY_TX1 | \			IRQ_EOB_AS_TX1 | IRQ_EOF_AS_TX1 | \			IRQ_EOB_SY_TX2 | IRQ_EOF_SY_TX2 | \			IRQ_EOB_AS_TX2 | IRQ_EOF_AS_TX2 | \			IRQ_HW_ERROR | IRQ_PKT_TOUT_RX1 | IRQ_PKT_TOUT_RX2 | \			IRQ_PKT_TOUT_TX1 | IRQ_PKT_TOUT_TX2 | \			IRQ_I2C_READY | IRQ_EXTERNAL_REG | IRQ_TIMER | \			IRQ_MAC1 | \			IRQ_MAC2 | \			IRQ_CHK_RX1 | IRQ_CHK_RX2 | \			IRQ_CHK_SY_TX1 | IRQ_CHK_AS_TX1 | \			IRQ_CHK_SY_TX2 | IRQ_CHK_AS_TX2)#define IRQ_HWE_MASK	0x00000FFF /* enable all HW irqs */typedef struct s_DevNet DEV_NET;struct s_DevNet {	int             PortNr;	int             NetNr;	int             Mtu;	int             Up;	SK_AC   *pAC;};typedef struct s_TxPort		TX_PORT;struct s_TxPort {	/* the transmit descriptor rings */	caddr_t		pTxDescrRing;	/* descriptor area memory */	SK_U64		VTxDescrRing;	/* descr. area bus virt. addr. */	TXD		*pTxdRingHead;	/* Head of Tx rings */	TXD		*pTxdRingTail;	/* Tail of Tx rings */	TXD		*pTxdRingPrev;	/* descriptor sent previously */	int		TxdRingFree;	/* # of free entrys */#if 0	spinlock_t	TxDesRingLock;	/* serialize descriptor accesses */#endif	caddr_t		HwAddr;		/* bmu registers address */	int		PortIndex;	/* index number of port (0 or 1) */};typedef struct s_RxPort		RX_PORT;struct s_RxPort {	/* the receive descriptor rings */	caddr_t		pRxDescrRing;	/* descriptor area memory */	SK_U64		VRxDescrRing;   /* descr. area bus virt. addr. */	RXD		*pRxdRingHead;	/* Head of Rx rings */	RXD		*pRxdRingTail;	/* Tail of Rx rings */	RXD		*pRxdRingPrev;	/* descriptor given to BMU previously */	int		RxdRingFree;	/* # of free entrys */#if 0	spinlock_t	RxDesRingLock;	/* serialize descriptor accesses */#endif	int		RxFillLimit;	/* limit for buffers in ring */	caddr_t		HwAddr;		/* bmu registers address */	int		PortIndex;	/* index number of port (0 or 1) */};typedef struct s_PerStrm	PER_STRM;#define SK_ALLOC_IRQ	0x00000001/**************************************************************************** * Per board structure / Adapter Context structure: *	Allocated within attach(9e) and freed within detach(9e). *	Contains all 'per device' necessary handles, flags, locks etc.: */struct s_AC  {	SK_GEINIT	GIni;		/* GE init struct */	SK_PNMI		Pnmi;		/* PNMI data struct */	SK_VPD		vpd;		/* vpd data struct */	SK_QUEUE	Event;		/* Event queue */	SK_HWT		Hwt;		/* Hardware Timer control struct */	SK_TIMCTRL	Tim;		/* Software Timer control struct */	SK_I2C		I2c;		/* I2C relevant data structure */	SK_ADDR		Addr;		/* for Address module */	SK_CSUM		Csum;		/* for checksum module */	SK_RLMT		Rlmt;		/* for rlmt module */#if 0	spinlock_t	SlowPathLock;	/* Normal IRQ lock */#endif	SK_PNMI_STRUCT_DATA PnmiStruct;	/* structure to get all Pnmi-Data */	int			RlmtMode;	/* link check mode to set */	int			RlmtNets;	/* Number of nets */	SK_IOC		IoBase;		/* register set of adapter */	int		BoardLevel;	/* level of active hw init (0-2) */	char		DeviceStr[80];	/* adapter string from vpd */	SK_U32		AllocFlag;	/* flag allocation of resources */#if 0	struct pci_dev	*PciDev;	/* for access to pci config space */	SK_U32		PciDevId;	/* pci device id */#else	int		PciDev;#endif	struct SK_NET_DEVICE	*dev[2];	/* pointer to device struct */	char		Name[30];	/* driver name */	struct SK_NET_DEVICE	*Next;		/* link all devices (for clearing) */	int		RxBufSize;	/* length of receive buffers */#if 0	struct net_device_stats stats;	/* linux 'netstat -i' statistics */#endif	int		Index;		/* internal board index number */	/* adapter RAM sizes for queues of active port */	int		RxQueueSize;	/* memory used for receive queue */	int		TxSQueueSize;	/* memory used for sync. tx queue */	int		TxAQueueSize;	/* memory used for async. tx queue */	int		PromiscCount;	/* promiscuous mode counter  */	int		AllMultiCount;  /* allmulticast mode counter */	int		MulticCount;	/* number of different MC    */					/*  addresses for this board */					/*  (may be more than HW can)*/	int		HWRevision;	/* Hardware revision */	int		ActivePort;	/* the active XMAC port */	int		MaxPorts;		/* number of activated ports */	int		TxDescrPerRing;	/* # of descriptors per tx ring */	int		RxDescrPerRing;	/* # of descriptors per rx ring */	caddr_t		pDescrMem;	/* Pointer to the descriptor area */	dma_addr_t	pDescrMemDMA;	/* PCI DMA address of area */	/* the port structures with descriptor rings */	TX_PORT		TxPort[SK_MAX_MACS][2];	RX_PORT		RxPort[SK_MAX_MACS];	unsigned int	CsOfs1;		/* for checksum calculation */	unsigned int	CsOfs2;		/* for checksum calculation */	SK_U32		CsOfs;		/* for checksum calculation */	SK_BOOL		CheckQueue;	/* check event queue soon */	/* Only for tests */	int		PortUp;	int		PortDown;};#endif /* __INC_SKDRV2ND_H */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
成人午夜激情视频| 99综合影院在线| 中文字幕五月欧美| 91精品国产福利| 色婷婷久久久久swag精品| 久久99精品国产.久久久久久| 国产日韩精品一区二区三区在线| 欧美日韩综合色| 国产精品一区久久久久| 青青草原综合久久大伊人精品| 欧美国产亚洲另类动漫| 欧美精品一区在线观看| 国产欧美精品一区二区色综合朱莉| 欧美在线一二三| 成人av综合一区| 国产一区二区三区精品视频| 香蕉影视欧美成人| 亚洲天堂2014| 国产日本一区二区| 精品国产一区a| 91精品国产福利| 欧美日韩一区二区三区免费看| 99vv1com这只有精品| 国产一区二区三区久久久| 日韩国产一二三区| 亚洲一区二区三区在线播放| 中文字幕一区二区三区乱码在线| 亚洲精品在线观看网站| 欧美一级片免费看| 欧美日韩国产一级| 欧美中文字幕一二三区视频| av一二三不卡影片| 99久久国产综合精品麻豆| 国产盗摄精品一区二区三区在线| 久久精品国内一区二区三区| 日韩高清电影一区| 亚州成人在线电影| 亚洲成人久久影院| 亚洲444eee在线观看| 午夜精品福利一区二区三区蜜桃| 亚洲午夜久久久久久久久久久| 一区二区三区电影在线播| 亚洲免费三区一区二区| 亚洲精品成人悠悠色影视| 亚洲日韩欧美一区二区在线| 亚洲视频一区二区在线| 亚洲精品视频一区二区| 一区二区三区在线影院| 亚洲愉拍自拍另类高清精品| 亚洲一区av在线| 婷婷夜色潮精品综合在线| 爽好多水快深点欧美视频| 日本伊人色综合网| 精品一区二区三区免费观看| 国产一区二区三区免费| 成人午夜伦理影院| 91成人国产精品| 欧美精品一二三| 精品乱码亚洲一区二区不卡| 国产午夜久久久久| 亚洲摸摸操操av| 日韩和的一区二区| 久久丁香综合五月国产三级网站| 国产精品一区一区三区| eeuss国产一区二区三区| 91原创在线视频| 欧美日韩视频第一区| 日韩视频一区二区| 中文字幕欧美日韩一区| 亚洲综合色网站| 青青草成人在线观看| 高清久久久久久| 欧美日韩免费电影| 337p日本欧洲亚洲大胆色噜噜| 中文字幕不卡的av| 亚洲午夜一区二区| 国产伦精品一区二区三区视频青涩| 成人av免费在线播放| 欧美精品一二三| 中文字幕第一区综合| 亚欧色一区w666天堂| 国产成人在线观看| 欧美日韩精品一区二区在线播放| 亚洲精品一区二区三区福利 | 午夜久久电影网| 加勒比av一区二区| 色噜噜久久综合| 欧美精品一区二区三区四区| 亚洲免费观看高清完整版在线 | av毛片久久久久**hd| 69堂国产成人免费视频| 中文字幕日韩欧美一区二区三区| 天天色图综合网| 波多野结衣中文字幕一区二区三区| 欧美视频一区二区在线观看| 国产欧美一区二区精品性色| 亚洲va在线va天堂| 不卡电影一区二区三区| 日韩三级免费观看| 亚洲激情五月婷婷| 国产成人啪免费观看软件| 欧美卡1卡2卡| 亚洲免费观看高清完整| 国产精品一品视频| 制服丝袜亚洲网站| 一区二区在线看| 成人午夜看片网址| 久久亚洲精华国产精华液| 水野朝阳av一区二区三区| 色综合亚洲欧洲| 久久久高清一区二区三区| 日本不卡高清视频| 欧美在线观看你懂的| 国产精品免费久久久久| 精品一区二区三区的国产在线播放| 欧洲一区二区av| 亚洲欧美中日韩| 丁香啪啪综合成人亚洲小说| 精品少妇一区二区三区视频免付费| 亚洲国产cao| 色婷婷av一区二区三区软件 | 日韩三级电影网址| 亚洲成人自拍偷拍| 欧美网站一区二区| 一区二区三区久久| 色综合色狠狠综合色| 国产精品不卡视频| 成人一区在线观看| 中文字幕免费不卡在线| 国产91精品一区二区| 久久久久国产成人精品亚洲午夜| 激情综合一区二区三区| 欧美变态凌虐bdsm| 毛片不卡一区二区| 日韩欧美国产一区二区三区| 免费一级欧美片在线观看| 91精品国产综合久久久蜜臀图片| 天天爽夜夜爽夜夜爽精品视频| 欧美日韩国产精品成人| 日韩有码一区二区三区| 91精品在线一区二区| 蜜桃视频第一区免费观看| 91精品欧美综合在线观看最新| 日韩av不卡一区二区| 欧美一区二区福利视频| 久久99国产精品尤物| 精品国产123| 国产美女精品人人做人人爽| 国产目拍亚洲精品99久久精品| 成人一区二区三区视频| 亚洲欧美偷拍三级| 欧美日韩一卡二卡三卡| 日本亚洲电影天堂| 久久伊人中文字幕| 成人激情免费电影网址| 综合久久久久久| 在线观看日韩电影| 日韩avvvv在线播放| 久久久不卡网国产精品一区| av在线不卡观看免费观看| 亚洲五码中文字幕| 91精品国产入口| 国产福利视频一区二区三区| 国产精品久久久久三级| 欧美体内she精视频| 日韩av电影一区| 国产欧美日韩激情| 91极品美女在线| 看电影不卡的网站| 国产精品久久久久影院亚瑟 | 欧美视频一区在线| 寂寞少妇一区二区三区| 国产精品久久久久久久岛一牛影视| 91久久精品网| 极品美女销魂一区二区三区 | 国产精品美女视频| 欧美裸体一区二区三区| 激情欧美日韩一区二区| 亚洲欧美国产77777| 日韩一级二级三级精品视频| 成人免费看黄yyy456| 图片区日韩欧美亚洲| 国产日韩欧美不卡| 3atv在线一区二区三区| 成人福利视频在线| 奇米色一区二区| 亚洲啪啪综合av一区二区三区| 91精品在线一区二区| 99精品欧美一区二区三区综合在线| 图片区小说区国产精品视频| 国产精品你懂的在线| 欧美成人性战久久| 在线观看亚洲专区| 国产91丝袜在线播放| 美女视频黄a大片欧美| 亚洲人成网站色在线观看| 2023国产精华国产精品| 欧美亚洲动漫精品| 99这里都是精品| 国产aⅴ综合色|