亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? pxa-regs.h

?? AT9260的BOOTLOADER,還有幾個版本的,需要的我再放
?? H
?? 第 1 頁 / 共 5 頁
字號:
#define GSR_PRIRES	(1 << 10)	/* Primary Resume Interrupt */#define GSR_SCR		(1 << 9)	/* Secondary Codec Ready */#define GSR_PCR		(1 << 8)	/*  Primary Codec Ready */#define GSR_MINT	(1 << 7)	/* Mic In Interrupt */#define GSR_POINT	(1 << 6)	/* PCM Out Interrupt */#define GSR_PIINT	(1 << 5)	/* PCM In Interrupt */#define GSR_MOINT	(1 << 2)	/* Modem Out Interrupt */#define GSR_MIINT	(1 << 1)	/* Modem In Interrupt */#define GSR_GSCI	(1 << 0)	/* Codec GPI Status Change Interrupt */#define CAR		__REG(0x40500020)  /* CODEC Access Register */#define CAR_CAIP	(1 << 0)	/* Codec Access In Progress */#define PCDR		__REG(0x40500040)  /* PCM FIFO Data Register */#define MCDR		__REG(0x40500060)  /* Mic-in FIFO Data Register */#define MOCR		__REG(0x40500100)  /* Modem Out Control Register */#define MOCR_FEIE	(1 << 3)	/* FIFO Error */#define MICR		__REG(0x40500108)  /* Modem In Control Register */#define MICR_FEIE	(1 << 3)	/* FIFO Error */#define MOSR		__REG(0x40500110)  /* Modem Out Status Register */#define MOSR_FIFOE	(1 << 4)	/* FIFO error */#define MISR		__REG(0x40500118)  /* Modem In Status Register */#define MISR_FIFOE	(1 << 4)	/* FIFO error */#define MODR		__REG(0x40500140)  /* Modem FIFO Data Register */#define PAC_REG_BASE	__REG(0x40500200)  /* Primary Audio Codec */#define SAC_REG_BASE	__REG(0x40500300)  /* Secondary Audio Codec */#define PMC_REG_BASE	__REG(0x40500400)  /* Primary Modem Codec */#define SMC_REG_BASE	__REG(0x40500500)  /* Secondary Modem Codec *//* * USB Device Controller */#define UDC_RES1	__REG(0x40600004)  /* UDC Undocumented - Reserved1 */#define UDC_RES2	__REG(0x40600008)  /* UDC Undocumented - Reserved2 */#define UDC_RES3	__REG(0x4060000C)  /* UDC Undocumented - Reserved3 */#define UDCCR		__REG(0x40600000)  /* UDC Control Register */#define UDCCR_UDE	(1 << 0)	/* UDC enable */#define UDCCR_UDA	(1 << 1)	/* UDC active */#define UDCCR_RSM	(1 << 2)	/* Device resume */#define UDCCR_RESIR	(1 << 3)	/* Resume interrupt request */#define UDCCR_SUSIR	(1 << 4)	/* Suspend interrupt request */#define UDCCR_SRM	(1 << 5)	/* Suspend/resume interrupt mask */#define UDCCR_RSTIR	(1 << 6)	/* Reset interrupt request */#define UDCCR_REM	(1 << 7)	/* Reset interrupt mask */#define UDCCS0		__REG(0x40600010)  /* UDC Endpoint 0 Control/Status Register */#define UDCCS0_OPR	(1 << 0)	/* OUT packet ready */#define UDCCS0_IPR	(1 << 1)	/* IN packet ready */#define UDCCS0_FTF	(1 << 2)	/* Flush Tx FIFO */#define UDCCS0_DRWF	(1 << 3)	/* Device remote wakeup feature */#define UDCCS0_SST	(1 << 4)	/* Sent stall */#define UDCCS0_FST	(1 << 5)	/* Force stall */#define UDCCS0_RNE	(1 << 6)	/* Receive FIFO no empty */#define UDCCS0_SA	(1 << 7)	/* Setup active *//* Bulk IN - Endpoint 1,6,11 */#define UDCCS1		__REG(0x40600014)  /* UDC Endpoint 1 (IN) Control/Status Register */#define UDCCS6		__REG(0x40600028)  /* UDC Endpoint 6 (IN) Control/Status Register */#define UDCCS11		__REG(0x4060003C)  /* UDC Endpoint 11 (IN) Control/Status Register */#define UDCCS_BI_TFS	(1 << 0)	/* Transmit FIFO service */#define UDCCS_BI_TPC	(1 << 1)	/* Transmit packet complete */#define UDCCS_BI_FTF	(1 << 2)	/* Flush Tx FIFO */#define UDCCS_BI_TUR	(1 << 3)	/* Transmit FIFO underrun */#define UDCCS_BI_SST	(1 << 4)	/* Sent stall */#define UDCCS_BI_FST	(1 << 5)	/* Force stall */#define UDCCS_BI_TSP	(1 << 7)	/* Transmit short packet *//* Bulk OUT - Endpoint 2,7,12 */#define UDCCS2		__REG(0x40600018)  /* UDC Endpoint 2 (OUT) Control/Status Register */#define UDCCS7		__REG(0x4060002C)  /* UDC Endpoint 7 (OUT) Control/Status Register */#define UDCCS12		__REG(0x40600040)  /* UDC Endpoint 12 (OUT) Control/Status Register */#define UDCCS_BO_RFS	(1 << 0)	/* Receive FIFO service */#define UDCCS_BO_RPC	(1 << 1)	/* Receive packet complete */#define UDCCS_BO_DME	(1 << 3)	/* DMA enable */#define UDCCS_BO_SST	(1 << 4)	/* Sent stall */#define UDCCS_BO_FST	(1 << 5)	/* Force stall */#define UDCCS_BO_RNE	(1 << 6)	/* Receive FIFO not empty */#define UDCCS_BO_RSP	(1 << 7)	/* Receive short packet *//* Isochronous IN - Endpoint 3,8,13 */#define UDCCS3		__REG(0x4060001C)  /* UDC Endpoint 3 (IN) Control/Status Register */#define UDCCS8		__REG(0x40600030)  /* UDC Endpoint 8 (IN) Control/Status Register */#define UDCCS13		__REG(0x40600044)  /* UDC Endpoint 13 (IN) Control/Status Register */#define UDCCS_II_TFS	(1 << 0)	/* Transmit FIFO service */#define UDCCS_II_TPC	(1 << 1)	/* Transmit packet complete */#define UDCCS_II_FTF	(1 << 2)	/* Flush Tx FIFO */#define UDCCS_II_TUR	(1 << 3)	/* Transmit FIFO underrun */#define UDCCS_II_TSP	(1 << 7)	/* Transmit short packet *//* Isochronous OUT - Endpoint 4,9,14 */#define UDCCS4		__REG(0x40600020)  /* UDC Endpoint 4 (OUT) Control/Status Register */#define UDCCS9		__REG(0x40600034)  /* UDC Endpoint 9 (OUT) Control/Status Register */#define UDCCS14		__REG(0x40600048)  /* UDC Endpoint 14 (OUT) Control/Status Register */#define UDCCS_IO_RFS	(1 << 0)	/* Receive FIFO service */#define UDCCS_IO_RPC	(1 << 1)	/* Receive packet complete */#define UDCCS_IO_ROF	(1 << 3)	/* Receive overflow */#define UDCCS_IO_DME	(1 << 3)	/* DMA enable */#define UDCCS_IO_RNE	(1 << 6)	/* Receive FIFO not empty */#define UDCCS_IO_RSP	(1 << 7)	/* Receive short packet *//* Interrupt IN - Endpoint 5,10,15 */#define UDCCS5		__REG(0x40600024)  /* UDC Endpoint 5 (Interrupt) Control/Status Register */#define UDCCS10		__REG(0x40600038)  /* UDC Endpoint 10 (Interrupt) Control/Status Register */#define UDCCS15		__REG(0x4060004C)  /* UDC Endpoint 15 (Interrupt) Control/Status Register */#define UDCCS_INT_TFS	(1 << 0)	/* Transmit FIFO service */#define UDCCS_INT_TPC	(1 << 1)	/* Transmit packet complete */#define UDCCS_INT_FTF	(1 << 2)	/* Flush Tx FIFO */#define UDCCS_INT_TUR	(1 << 3)	/* Transmit FIFO underrun */#define UDCCS_INT_SST	(1 << 4)	/* Sent stall */#define UDCCS_INT_FST	(1 << 5)	/* Force stall */#define UDCCS_INT_TSP	(1 << 7)	/* Transmit short packet */#define UFNRH		__REG(0x40600060)  /* UDC Frame Number Register High */#define UFNRL		__REG(0x40600064)  /* UDC Frame Number Register Low */#define UBCR2		__REG(0x40600068)  /* UDC Byte Count Reg 2 */#define UBCR4		__REG(0x4060006c)  /* UDC Byte Count Reg 4 */#define UBCR7		__REG(0x40600070)  /* UDC Byte Count Reg 7 */#define UBCR9		__REG(0x40600074)  /* UDC Byte Count Reg 9 */#define UBCR12		__REG(0x40600078)  /* UDC Byte Count Reg 12 */#define UBCR14		__REG(0x4060007c)  /* UDC Byte Count Reg 14 */#define UDDR0		__REG(0x40600080)  /* UDC Endpoint 0 Data Register */#define UDDR1		__REG(0x40600100)  /* UDC Endpoint 1 Data Register */#define UDDR2		__REG(0x40600180)  /* UDC Endpoint 2 Data Register */#define UDDR3		__REG(0x40600200)  /* UDC Endpoint 3 Data Register */#define UDDR4		__REG(0x40600400)  /* UDC Endpoint 4 Data Register */#define UDDR5		__REG(0x406000A0)  /* UDC Endpoint 5 Data Register */#define UDDR6		__REG(0x40600600)  /* UDC Endpoint 6 Data Register */#define UDDR7		__REG(0x40600680)  /* UDC Endpoint 7 Data Register */#define UDDR8		__REG(0x40600700)  /* UDC Endpoint 8 Data Register */#define UDDR9		__REG(0x40600900)  /* UDC Endpoint 9 Data Register */#define UDDR10		__REG(0x406000C0)  /* UDC Endpoint 10 Data Register */#define UDDR11		__REG(0x40600B00)  /* UDC Endpoint 11 Data Register */#define UDDR12		__REG(0x40600B80)  /* UDC Endpoint 12 Data Register */#define UDDR13		__REG(0x40600C00)  /* UDC Endpoint 13 Data Register */#define UDDR14		__REG(0x40600E00)  /* UDC Endpoint 14 Data Register */#define UDDR15		__REG(0x406000E0)  /* UDC Endpoint 15 Data Register */#define UICR0		__REG(0x40600050)  /* UDC Interrupt Control Register 0 */#define UICR0_IM0	(1 << 0)	/* Interrupt mask ep 0 */#define UICR0_IM1	(1 << 1)	/* Interrupt mask ep 1 */#define UICR0_IM2	(1 << 2)	/* Interrupt mask ep 2 */#define UICR0_IM3	(1 << 3)	/* Interrupt mask ep 3 */#define UICR0_IM4	(1 << 4)	/* Interrupt mask ep 4 */#define UICR0_IM5	(1 << 5)	/* Interrupt mask ep 5 */#define UICR0_IM6	(1 << 6)	/* Interrupt mask ep 6 */#define UICR0_IM7	(1 << 7)	/* Interrupt mask ep 7 */#define UICR1		__REG(0x40600054)  /* UDC Interrupt Control Register 1 */#define UICR1_IM8	(1 << 0)	/* Interrupt mask ep 8 */#define UICR1_IM9	(1 << 1)	/* Interrupt mask ep 9 */#define UICR1_IM10	(1 << 2)	/* Interrupt mask ep 10 */#define UICR1_IM11	(1 << 3)	/* Interrupt mask ep 11 */#define UICR1_IM12	(1 << 4)	/* Interrupt mask ep 12 */#define UICR1_IM13	(1 << 5)	/* Interrupt mask ep 13 */#define UICR1_IM14	(1 << 6)	/* Interrupt mask ep 14 */#define UICR1_IM15	(1 << 7)	/* Interrupt mask ep 15 */#define USIR0		__REG(0x40600058)  /* UDC Status Interrupt Register 0 */#define USIR0_IR0	(1 << 0)	/* Interrup request ep 0 */#define USIR0_IR1	(1 << 1)	/* Interrup request ep 1 */#define USIR0_IR2	(1 << 2)	/* Interrup request ep 2 */#define USIR0_IR3	(1 << 3)	/* Interrup request ep 3 */#define USIR0_IR4	(1 << 4)	/* Interrup request ep 4 */#define USIR0_IR5	(1 << 5)	/* Interrup request ep 5 */#define USIR0_IR6	(1 << 6)	/* Interrup request ep 6 */#define USIR0_IR7	(1 << 7)	/* Interrup request ep 7 */#define USIR1		__REG(0x4060005C)  /* UDC Status Interrupt Register 1 */#define USIR1_IR8	(1 << 0)	/* Interrup request ep 8 */#define USIR1_IR9	(1 << 1)	/* Interrup request ep 9 */#define USIR1_IR10	(1 << 2)	/* Interrup request ep 10 */#define USIR1_IR11	(1 << 3)	/* Interrup request ep 11 */#define USIR1_IR12	(1 << 4)	/* Interrup request ep 12 */#define USIR1_IR13	(1 << 5)	/* Interrup request ep 13 */#define USIR1_IR14	(1 << 6)	/* Interrup request ep 14 */#define USIR1_IR15	(1 << 7)	/* Interrup request ep 15 */#if defined(CONFIG_PXA27X)/* * USB Host Controller */#define UHCREV		__REG(0x4C000000)#define UHCHCON		__REG(0x4C000004)#define UHCCOMS		__REG(0x4C000008)#define UHCINTS		__REG(0x4C00000C)#define UHCINTE		__REG(0x4C000010)#define UHCINTD		__REG(0x4C000014)#define UHCHCCA		__REG(0x4C000018)#define UHCPCED		__REG(0x4C00001C)#define UHCCHED		__REG(0x4C000020)#define UHCCCED		__REG(0x4C000024)#define UHCBHED		__REG(0x4C000028)#define UHCBCED		__REG(0x4C00002C)#define UHCDHEAD	__REG(0x4C000030)#define UHCFMI		__REG(0x4C000034)#define UHCFMR		__REG(0x4C000038)#define UHCFMN		__REG(0x4C00003C)#define UHCPERS		__REG(0x4C000040)#define UHCLST		__REG(0x4C000044)#define UHCRHDA		__REG(0x4C000048)#define UHCRHDB		__REG(0x4C00004C)#define UHCRHS		__REG(0x4C000050)#define UHCRHPS1	__REG(0x4C000054)#define UHCRHPS2	__REG(0x4C000058)#define UHCRHPS3	__REG(0x4C00005C)#define UHCSTAT		__REG(0x4C000060)#define UHCHR		__REG(0x4C000064)#define UHCHIE		__REG(0x4C000068)#define UHCHIT		__REG(0x4C00006C)#define UHCHR_FSBIR	(1<<0)#define UHCHR_FHR	(1<<1)#define UHCHR_CGR	(1<<2)#define UHCHR_SSDC	(1<<3)#define UHCHR_UIT	(1<<4)#define UHCHR_SSE	(1<<5)#define UHCHR_PSPL	(1<<6)#define UHCHR_PCPL	(1<<7)#define UHCHR_SSEP0	(1<<9)#define UHCHR_SSEP1	(1<<10)#define UHCHR_SSEP2	(1<<11)#define UHCHIE_UPRIE	(1<<13)#define UHCHIE_UPS2IE	(1<<12)#define UHCHIE_UPS1IE	(1<<11)#define UHCHIE_TAIE	(1<<10)#define UHCHIE_HBAIE	(1<<8)#define UHCHIE_RWIE	(1<<7)#endif/* * Fast Infrared Communication Port */#define ICCR0		__REG(0x40800000)  /* ICP Control Register 0 */#define ICCR1		__REG(0x40800004)  /* ICP Control Register 1 */#define ICCR2		__REG(0x40800008)  /* ICP Control Register 2 */#define ICDR		__REG(0x4080000c)  /* ICP Data Register */#define ICSR0		__REG(0x40800014)  /* ICP Status Register 0 */#define ICSR1		__REG(0x40800018)  /* ICP Status Register 1 *//* * Real Time Clock */#define RCNR		__REG(0x40900000)  /* RTC Count Register */#define RTAR		__REG(0x40900004)  /* RTC Alarm Register */#define RTSR		__REG(0x40900008)  /* RTC Status Register */#define RTTR		__REG(0x4090000C)  /* RTC Timer Trim Register */

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲欧美日韩在线| 国产精品免费丝袜| 另类小说综合欧美亚洲| 日韩视频免费直播| 精品一区二区综合| 国产亚洲欧美激情| 色婷婷av一区二区三区之一色屋| 欧美r级在线观看| 亚洲精品免费电影| 欧美日韩在线免费视频| 日韩在线a电影| 久久久久久久电影| 91精品1区2区| 精品一区二区三区日韩| 国产精品传媒在线| 欧美日韩国产免费| 韩国一区二区在线观看| 中文字幕在线不卡| 91精品久久久久久久99蜜桃| 国产精品1024| 一区二区三区欧美久久| 精品久久国产字幕高潮| 99久久er热在这里只有精品66| 亚洲国产视频网站| 国产婷婷色一区二区三区在线| 色婷婷av久久久久久久| 美女免费视频一区二区| 国产精品美女久久久久久久久| 色菇凉天天综合网| 激情图片小说一区| 亚洲免费观看在线观看| 欧美一级久久久| av午夜一区麻豆| 激情亚洲综合在线| 亚洲高清视频的网址| 国产欧美日韩三区| 欧美福利一区二区| 91免费视频网址| 久久 天天综合| 亚洲国产成人tv| 中文字幕在线不卡一区| 日韩欧美的一区| 欧美色精品在线视频| 国产成人亚洲精品青草天美| 午夜久久福利影院| 中文字幕一区二区三区四区 | 天天做天天摸天天爽国产一区| 欧美大胆一级视频| 欧美日韩一区二区三区高清| 成人在线综合网| 国产一区日韩二区欧美三区| 亚洲国产精品久久久久秋霞影院| 国产精品久久三| 欧美成人一级视频| 欧美日韩一区高清| 一本高清dvd不卡在线观看| 国产一二三精品| 看电影不卡的网站| 日韩在线a电影| 午夜电影一区二区| 亚洲777理论| 天天色天天爱天天射综合| 尤物在线观看一区| 亚洲老妇xxxxxx| 亚洲女人小视频在线观看| 国产精品卡一卡二卡三| 国产欧美中文在线| 国产日韩三级在线| 国产精品天干天干在观线 | 国产精品免费丝袜| 亚洲国产精品激情在线观看| 精品91自产拍在线观看一区| 91精品婷婷国产综合久久竹菊| 欧美日韩国产高清一区二区三区 | 26uuu亚洲| 久久久精品tv| 国产日韩成人精品| 国产欧美精品国产国产专区| 国产日本亚洲高清| 国产精品久久久久久久久免费丝袜 | 日韩亚洲电影在线| 8x福利精品第一导航| 欧美卡1卡2卡| 91麻豆精品国产无毒不卡在线观看| 欧洲精品一区二区三区在线观看| 色妹子一区二区| 欧美日韩一级二级三级| 6080午夜不卡| 日韩免费性生活视频播放| 久久亚洲综合av| 国产欧美日本一区二区三区| 亚洲丝袜精品丝袜在线| 亚洲五码中文字幕| 蜜臀va亚洲va欧美va天堂| 国产盗摄女厕一区二区三区| 不卡视频一二三四| 欧美日韩中文字幕一区二区| 91精品国产乱码| 国产三级精品三级| 亚洲免费观看高清完整版在线观看 | 亚洲欧美色一区| 亚洲成人精品影院| www.激情成人| 欧美色图在线观看| 欧美xxxxx牲另类人与| 中文字幕第一页久久| 一区二区不卡在线播放 | 狠狠色丁香久久婷婷综合丁香| 国产剧情av麻豆香蕉精品| 91网站在线观看视频| 欧美日韩色综合| 久久亚洲一区二区三区四区| 亚洲丝袜制服诱惑| 麻豆国产精品一区二区三区| www.日韩精品| 91麻豆精品国产91久久久久 | 国产精品免费aⅴ片在线观看| 亚洲免费电影在线| 久久国产精品一区二区| 成年人国产精品| 91精品视频网| 亚洲免费在线看| 国产在线播放一区| 欧美人与z0zoxxxx视频| 久久九九久久九九| 日本vs亚洲vs韩国一区三区二区| 成人高清av在线| 欧美www视频| 一区二区三区电影在线播| 国产在线精品免费| 69p69国产精品| 悠悠色在线精品| 成人丝袜视频网| 欧美xxxxxxxxx| 亚洲成人tv网| 色婷婷一区二区| 国产午夜精品福利| 天堂成人国产精品一区| 色婷婷久久久亚洲一区二区三区| 久久麻豆一区二区| 捆绑变态av一区二区三区| 在线观看国产日韩| 专区另类欧美日韩| 国产精品一区二区久久不卡| 4hu四虎永久在线影院成人| 亚洲视频一区在线| 成人avav影音| 国产精品日日摸夜夜摸av| 麻豆91在线播放| 在线不卡中文字幕播放| 一区二区三区四区不卡在线| 成人午夜视频在线| 久久久精品蜜桃| 韩国av一区二区三区四区 | 久久综合九色综合97_久久久| 天天综合网天天综合色| 欧美日韩一区 二区 三区 久久精品| 自拍偷自拍亚洲精品播放| 国产aⅴ综合色| 国产欧美精品一区二区色综合| 精品一区二区三区免费| 91精品国产一区二区人妖| 同产精品九九九| 日韩一区二区免费在线电影| 日韩精品午夜视频| 中文欧美字幕免费| 99精品久久免费看蜜臀剧情介绍| 欧美国产精品专区| 成人免费黄色在线| 亚洲免费伊人电影| 欧美视频在线播放| 日韩成人一级大片| 日韩一区二区中文字幕| 另类综合日韩欧美亚洲| 久久久久久97三级| 成人免费黄色大片| 亚洲美女免费视频| 欧美日韩亚洲国产综合| 免费在线观看一区二区三区| 精品国产乱码久久久久久牛牛| 激情综合亚洲精品| 国产精品天干天干在观线 | 欧美日韩不卡在线| 蜜桃久久久久久| 久久久青草青青国产亚洲免观| 国产夫妻精品视频| 亚洲人123区| 在线观看91av| 国产麻豆一精品一av一免费| 国产日韩高清在线| 欧美综合欧美视频| 久久精品国产精品亚洲综合| 久久久精品国产99久久精品芒果| 波多野结衣中文字幕一区二区三区| 亚洲日本va在线观看| 91精品国产黑色紧身裤美女| 国产成人a级片| 亚洲成人tv网| 日本一区二区综合亚洲| 在线观看不卡视频|