亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? at91rm9200.h

?? AT9260的BOOTLOADER,還有幾個版本的,需要的我再放
?? H
?? 第 1 頁 / 共 4 頁
字號:
/* * (C) Copyright 2003 * AT91RM9200 definitions * Author : ATMEL AT91 application group * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA */#ifndef AT91RM9200_H#define AT91RM9200_Htypedef volatile unsigned int AT91_REG;		/* Hardware register definition *//******************************************************************************//*        SOFTWARE API DEFINITION  FOR Timer Counter Channel Interface        *//******************************************************************************/typedef struct _AT91S_TC{	AT91_REG	 TC_CCR; 	/* Channel Control Register */	AT91_REG	 TC_CMR; 	/* Channel Mode Register */	AT91_REG	 Reserved0[2]; 	/*  */	AT91_REG	 TC_CV; 	/* Counter Value */	AT91_REG	 TC_RA; 	/* Register A */	AT91_REG	 TC_RB; 	/* Register B */	AT91_REG	 TC_RC; 	/* Register C */	AT91_REG	 TC_SR; 	/* Status Register */	AT91_REG	 TC_IER; 	/* Interrupt Enable Register */	AT91_REG	 TC_IDR; 	/* Interrupt Disable Register */	AT91_REG	 TC_IMR; 	/* Interrupt Mask Register */} AT91S_TC, *AT91PS_TC;#define AT91C_TC_TIMER_DIV1_CLOCK	((unsigned int) 0x0 <<  0) /* (TC) MCK/2 */#define AT91C_TC_TIMER_DIV2_CLOCK	((unsigned int) 0x1 <<  0) /* (TC) MCK/8 */#define AT91C_TC_TIMER_DIV3_CLOCK	((unsigned int) 0x2 <<  0) /* (TC) MCK/32 */#define AT91C_TC_TIMER_DIV4_CLOCK	((unsigned int) 0x3 <<  0) /* (TC) MCK/128 */#define AT91C_TC_SLOW_CLOCK		((unsigned int) 0x4 <<  0) /* (TC) SLOW CLK */#define AT91C_TC_XC0_CLOCK		((unsigned int) 0x5 <<  0) /* (TC) XC0 */#define AT91C_TC_XC1_CLOCK		((unsigned int) 0x6 <<  0) /* (TC) XC1 */#define AT91C_TC_XC2_CLOCK		((unsigned int) 0x7 <<  0) /* (TC) XC2 */#define AT91C_TCB_TC0XC0S_NONE		((unsigned int) 0x1)       /* (TCB) None signal connected to XC0 */#define AT91C_TCB_TC1XC1S_NONE		((unsigned int) 0x1 <<  2) /* (TCB) None signal connected to XC1 */#define AT91C_TCB_TC2XC2S_NONE		((unsigned int) 0x1 <<  4) /* (TCB) None signal connected to XC2 */#define AT91C_TC_CLKDIS			((unsigned int) 0x1 <<  1) /* (TC) Counter Clock Disable Command */#define AT91C_TC_SWTRG			((unsigned int) 0x1 <<  2) /* (TC) Software Trigger Command */#define AT91C_TC_CLKEN			((unsigned int) 0x1 <<  0) /* (TC) Counter Clock Enable Command *//******************************************************************************//*                  SOFTWARE API DEFINITION  FOR Usart                        *//******************************************************************************/typedef struct _AT91S_USART{	AT91_REG	 US_CR; 	/* Control Register */	AT91_REG	 US_MR; 	/* Mode Register */	AT91_REG	 US_IER; 	/* Interrupt Enable Register */	AT91_REG	 US_IDR; 	/* Interrupt Disable Register */	AT91_REG	 US_IMR; 	/* Interrupt Mask Register */	AT91_REG	 US_CSR; 	/* Channel Status Register */	AT91_REG	 US_RHR; 	/* Receiver Holding Register */	AT91_REG	 US_THR; 	/* Transmitter Holding Register */	AT91_REG	 US_BRGR; 	/* Baud Rate Generator Register */	AT91_REG	 US_RTOR; 	/* Receiver Time-out Register */	AT91_REG	 US_TTGR; 	/* Transmitter Time-guard Register */	AT91_REG	 Reserved0[5]; 	/*  */	AT91_REG	 US_FIDI; 	/* FI_DI_Ratio Register */	AT91_REG	 US_NER; 	/* Nb Errors Register */	AT91_REG	 US_XXR; 	/* XON_XOFF Register */	AT91_REG	 US_IF; 	/* IRDA_FILTER Register */	AT91_REG	 Reserved1[44];	/*  */	AT91_REG	 US_RPR; 	/* Receive Pointer Register */	AT91_REG	 US_RCR; 	/* Receive Counter Register */	AT91_REG	 US_TPR; 	/* Transmit Pointer Register */	AT91_REG	 US_TCR; 	/* Transmit Counter Register */	AT91_REG	 US_RNPR; 	/* Receive Next Pointer Register */	AT91_REG	 US_RNCR; 	/* Receive Next Counter Register */	AT91_REG	 US_TNPR; 	/* Transmit Next Pointer Register */	AT91_REG	 US_TNCR; 	/* Transmit Next Counter Register */	AT91_REG	 US_PTCR; 	/* PDC Transfer Control Register */	AT91_REG	 US_PTSR; 	/* PDC Transfer Status Register */} AT91S_USART, *AT91PS_USART;/******************************************************************************//*          SOFTWARE API DEFINITION  FOR Clock Generator Controler            *//******************************************************************************/typedef struct _AT91S_CKGR{	AT91_REG	 CKGR_MOR; 	/* Main Oscillator Register */	AT91_REG	 CKGR_MCFR; 	/* Main Clock  Frequency Register */	AT91_REG	 CKGR_PLLAR; 	/* PLL A Register */	AT91_REG	 CKGR_PLLBR; 	/* PLL B Register */} AT91S_CKGR, *AT91PS_CKGR;/* -------- CKGR_MOR : (CKGR Offset: 0x0) Main Oscillator Register -------- */#define AT91C_CKGR_MOSCEN	((unsigned int) 0x1  <<  0)	/* (CKGR) Main Oscillator Enable */#define AT91C_CKGR_OSCTEST	((unsigned int) 0x1  <<  1)	/* (CKGR) Oscillator Test */#define AT91C_CKGR_OSCOUNT	((unsigned int) 0xFF <<  8)	/* (CKGR) Main Oscillator Start-up Time *//* -------- CKGR_MCFR : (CKGR Offset: 0x4) Main Clock Frequency Register -------- */#define AT91C_CKGR_MAINF	((unsigned int) 0xFFFF <<  0)	/* (CKGR) Main Clock Frequency */#define AT91C_CKGR_MAINRDY	((unsigned int) 0x1 << 16)	/* (CKGR) Main Clock Ready *//* -------- CKGR_PLLAR : (CKGR Offset: 0x8) PLL A Register -------- */#define AT91C_CKGR_DIVA		((unsigned int) 0xFF  <<  0)	/* (CKGR) Divider Selected */#define AT91C_CKGR_DIVA_0	((unsigned int) 0x0)		/* (CKGR) Divider output is 0 */#define AT91C_CKGR_DIVA_BYPASS	((unsigned int) 0x1)		/* (CKGR) Divider is bypassed */#define AT91C_CKGR_PLLACOUNT	((unsigned int) 0x3F  <<  8)	/* (CKGR) PLL A Counter */#define AT91C_CKGR_OUTA		((unsigned int) 0x3   << 14)	/* (CKGR) PLL A Output Frequency Range */#define AT91C_CKGR_OUTA_0	((unsigned int) 0x0   << 14)	/* (CKGR) Please refer to the PLLA datasheet */#define AT91C_CKGR_OUTA_1	((unsigned int) 0x1   << 14)	/* (CKGR) Please refer to the PLLA datasheet */#define AT91C_CKGR_OUTA_2	((unsigned int) 0x2   << 14)	/* (CKGR) Please refer to the PLLA datasheet */#define AT91C_CKGR_OUTA_3	((unsigned int) 0x3   << 14)	/* (CKGR) Please refer to the PLLA datasheet */#define AT91C_CKGR_MULA		((unsigned int) 0x7FF << 16)	/* (CKGR) PLL A Multiplier */#define AT91C_CKGR_SRCA		((unsigned int) 0x1   << 29)	/* (CKGR) PLL A Source *//* -------- CKGR_PLLBR : (CKGR Offset: 0xc) PLL B Register -------- */#define AT91C_CKGR_DIVB		((unsigned int) 0xFF  <<  0)	/* (CKGR) Divider Selected */#define AT91C_CKGR_DIVB_0	((unsigned int) 0x0)		/* (CKGR) Divider output is 0 */#define AT91C_CKGR_DIVB_BYPASS	((unsigned int) 0x1)		/* (CKGR) Divider is bypassed */#define AT91C_CKGR_PLLBCOUNT	((unsigned int) 0x3F  <<  8)	/* (CKGR) PLL B Counter */#define AT91C_CKGR_OUTB		((unsigned int) 0x3   << 14)	/* (CKGR) PLL B Output Frequency Range */#define AT91C_CKGR_OUTB_0	((unsigned int) 0x0   << 14)	/* (CKGR) Please refer to the PLLB datasheet */#define AT91C_CKGR_OUTB_1	((unsigned int) 0x1   << 14)	/* (CKGR) Please refer to the PLLB datasheet */#define AT91C_CKGR_OUTB_2	((unsigned int) 0x2   << 14)	/* (CKGR) Please refer to the PLLB datasheet */#define AT91C_CKGR_OUTB_3	((unsigned int) 0x3   << 14)	/* (CKGR) Please refer to the PLLB datasheet */#define AT91C_CKGR_MULB		((unsigned int) 0x7FF << 16)	/* (CKGR) PLL B Multiplier */#define AT91C_CKGR_USB_96M	((unsigned int) 0x1   << 28)	/* (CKGR) Divider for USB Ports */#define AT91C_CKGR_USB_PLL	((unsigned int) 0x1   << 29)	/* (CKGR) PLL Use *//******************************************************************************//*        SOFTWARE API DEFINITION  FOR Parallel Input Output Controler        *//******************************************************************************/typedef struct _AT91S_PIO{	AT91_REG	 PIO_PER; 	/* PIO Enable Register */	AT91_REG	 PIO_PDR; 	/* PIO Disable Register */	AT91_REG	 PIO_PSR; 	/* PIO Status Register */	AT91_REG	 Reserved0[1]; 	/*  */	AT91_REG	 PIO_OER; 	/* Output Enable Register */	AT91_REG	 PIO_ODR; 	/* Output Disable Registerr */	AT91_REG	 PIO_OSR; 	/* Output Status Register */	AT91_REG	 Reserved1[1]; 	/*  */	AT91_REG	 PIO_IFER; 	/* Input Filter Enable Register */	AT91_REG	 PIO_IFDR; 	/* Input Filter Disable Register */	AT91_REG	 PIO_IFSR; 	/* Input Filter Status Register */	AT91_REG	 Reserved2[1]; 	/*  */	AT91_REG	 PIO_SODR; 	/* Set Output Data Register */	AT91_REG	 PIO_CODR; 	/* Clear Output Data Register */	AT91_REG	 PIO_ODSR; 	/* Output Data Status Register */	AT91_REG	 PIO_PDSR; 	/* Pin Data Status Register */	AT91_REG	 PIO_IER; 	/* Interrupt Enable Register */	AT91_REG	 PIO_IDR; 	/* Interrupt Disable Register */	AT91_REG	 PIO_IMR; 	/* Interrupt Mask Register */	AT91_REG	 PIO_ISR; 	/* Interrupt Status Register */	AT91_REG	 PIO_MDER; 	/* Multi-driver Enable Register */	AT91_REG	 PIO_MDDR; 	/* Multi-driver Disable Register */	AT91_REG	 PIO_MDSR; 	/* Multi-driver Status Register */	AT91_REG	 Reserved3[1]; 	/*  */	AT91_REG	 PIO_PPUDR; 	/* Pull-up Disable Register */	AT91_REG	 PIO_PPUER; 	/* Pull-up Enable Register */	AT91_REG	 PIO_PPUSR; 	/* Pad Pull-up Status Register */	AT91_REG	 Reserved4[1]; 	/*  */	AT91_REG	 PIO_ASR; 	/* Select A Register */	AT91_REG	 PIO_BSR; 	/* Select B Register */	AT91_REG	 PIO_ABSR; 	/* AB Select Status Register */	AT91_REG	 Reserved5[9]; 	/*  */	AT91_REG	 PIO_OWER; 	/* Output Write Enable Register */	AT91_REG	 PIO_OWDR; 	/* Output Write Disable Register */	AT91_REG	 PIO_OWSR; 	/* Output Write Status Register */} AT91S_PIO, *AT91PS_PIO;/******************************************************************************//*              SOFTWARE API DEFINITION  FOR Debug Unit                       *//******************************************************************************/typedef struct _AT91S_DBGU{

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产欧美日韩在线观看| 男女性色大片免费观看一区二区 | av一区二区三区在线| 色一情一乱一乱一91av| 日韩一区二区三区四区| 亚洲自拍偷拍av| 成人短视频下载| 精品国精品国产尤物美女| 亚洲自拍偷拍九九九| www.综合网.com| 2023国产精品自拍| 青青草97国产精品免费观看 | 一区二区三区在线观看视频| 激情伊人五月天久久综合| 欧美日韩一区二区三区视频| 中文字幕佐山爱一区二区免费| 韩国三级电影一区二区| 欧美成人综合网站| 人人狠狠综合久久亚洲| 欧美日韩一区国产| 亚洲一区二区三区四区的| 91婷婷韩国欧美一区二区| 日本一区二区电影| 国产91丝袜在线18| 欧美经典一区二区| 国产精品一区二区久久不卡 | 国产不卡在线播放| 久久久青草青青国产亚洲免观| 奇米四色…亚洲| 欧美成人一区二区三区| 免费成人在线观看| 久久综合色8888| 国内欧美视频一区二区| 欧美电影免费观看高清完整版在线观看| 国产精品一二三区| 久久中文字幕电影| 国产成人99久久亚洲综合精品| 国产人成一区二区三区影院| 国产精华液一区二区三区| 国产亚洲欧美一区在线观看| 国产乱码精品一区二区三 | 亚洲成人av中文| 91精品婷婷国产综合久久性色 | 亚洲国产欧美一区二区三区丁香婷| 99精品国产一区二区三区不卡| 中文字幕不卡在线播放| 91蜜桃免费观看视频| 亚洲欧美色一区| 在线免费不卡视频| 天天av天天翘天天综合网| 欧美日韩五月天| 日韩国产精品91| 国产婷婷精品av在线| 色综合久久中文综合久久97| 亚洲一区在线电影| 日韩精品一区二区三区视频播放 | 盗摄精品av一区二区三区| 中文字幕不卡三区| 欧美日韩在线观看一区二区 | 蜜臀av一级做a爰片久久| 精品久久久久一区| 国产成人在线免费| 亚洲女性喷水在线观看一区| 欧美精品一二三区| 国产宾馆实践打屁股91| 亚洲电影在线免费观看| 欧美电视剧在线看免费| 成人免费av资源| 午夜精品福利视频网站| 中文在线一区二区| 中文字幕欧美日韩一区| 欧美色视频一区| 国产麻豆成人传媒免费观看| 亚洲人成网站色在线观看| 日韩一区二区视频| 国产成人激情av| 日本va欧美va欧美va精品| 亚洲欧美另类久久久精品| 日韩视频一区二区| 欧美亚洲综合久久| 成人在线综合网| 久久99精品久久久久| 一区二区三区在线观看网站| 久久先锋影音av鲁色资源| 欧美精品乱码久久久久久| 不卡区在线中文字幕| 国产精品一区在线| 美女视频一区二区三区| 亚洲综合在线视频| 亚洲欧美在线观看| 国产亚洲精品中文字幕| 日韩欧美国产午夜精品| 欧美精品精品一区| 91精彩视频在线| 99精品热视频| 成人免费毛片嘿嘿连载视频| 久久国产综合精品| 日本网站在线观看一区二区三区 | 国产欧美日韩久久| 日韩精品中文字幕在线不卡尤物| 欧美日韩精品一区二区三区| 91网站视频在线观看| 成人av午夜电影| 成人免费不卡视频| 丁香婷婷综合激情五月色| 久久草av在线| 久久网这里都是精品| 91一区二区在线| 亚洲国产wwwccc36天堂| 日韩欧美国产一区二区三区 | 激情五月婷婷综合| 欧美成人a视频| 91原创在线视频| 国产在线日韩欧美| 亚洲欧美一区二区三区久本道91| 欧美羞羞免费网站| 欧美日韩亚洲综合一区| 国产在线观看免费一区| 亚洲在线观看免费视频| 久久婷婷久久一区二区三区| 精品视频在线看| caoporen国产精品视频| 免费在线观看视频一区| 一区二区三区国产| 欧美激情资源网| 欧美成人一区二区三区在线观看| 99久久99久久综合| 国产福利一区二区| 成人午夜碰碰视频| 国产精品白丝av| 天天色天天爱天天射综合| 欧美高清一级片在线观看| 亚洲精品日韩一| 久久久噜噜噜久久中文字幕色伊伊 | 成人在线综合网| 美女被吸乳得到大胸91| 91小宝寻花一区二区三区| 亚洲另类春色校园小说| 91影院在线观看| 日韩电影免费一区| 极品尤物av久久免费看| 国产xxx精品视频大全| 在线视频一区二区三| 91精品欧美久久久久久动漫| 26uuu亚洲| 亚洲日本在线a| 日韩电影一区二区三区四区| 国产精品1区2区| 欧美色视频一区| 国产亚洲一区二区三区| 亚洲午夜免费福利视频| 国内精品不卡在线| 欧美中文一区二区三区| 精品欧美黑人一区二区三区| 国产精品无码永久免费888| 亚洲综合区在线| 国产精品资源网| 91黄视频在线观看| 久久久久久一级片| 亚洲国产一区二区三区| 国产一区二区导航在线播放| 在线一区二区三区四区| 国产夜色精品一区二区av| 午夜精品福利一区二区三区蜜桃| 国产69精品久久777的优势| 精品视频色一区| 成人欧美一区二区三区小说 | 国产精品福利一区| 人人超碰91尤物精品国产| 色婷婷综合中文久久一本| 欧美精品一区二区三区四区| 亚洲国产综合视频在线观看| 岛国av在线一区| 欧美不卡一二三| 三级久久三级久久| 91麻豆成人久久精品二区三区| 久久综合九色综合久久久精品综合 | 欧美疯狂性受xxxxx喷水图片| 日本一区二区免费在线| 蜜臀久久久99精品久久久久久| 91福利国产成人精品照片| 国产精品伦理一区二区| 黑人巨大精品欧美一区| 宅男在线国产精品| 丝袜诱惑制服诱惑色一区在线观看| 大白屁股一区二区视频| 久久午夜免费电影| 久久精品理论片| 欧美理论片在线| 亚洲成人免费观看| 在线中文字幕一区二区| 亚洲同性gay激情无套| 成人手机电影网| 中文字幕在线观看不卡视频| 国产成人亚洲综合a∨婷婷| 精品成人一区二区三区四区| 激情深爱一区二区| 精品国产免费一区二区三区四区 | 视频一区二区三区在线| 欧美色图第一页|