亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? at91rm9200.h

?? AT9260的BOOTLOADER,還有幾個版本的,需要的我再放
?? H
?? 第 1 頁 / 共 4 頁
字號:
/* * (C) Copyright 2003 * AT91RM9200 definitions * Author : ATMEL AT91 application group * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA */#ifndef AT91RM9200_H#define AT91RM9200_Htypedef volatile unsigned int AT91_REG;		/* Hardware register definition *//******************************************************************************//*        SOFTWARE API DEFINITION  FOR Timer Counter Channel Interface        *//******************************************************************************/typedef struct _AT91S_TC{	AT91_REG	 TC_CCR; 	/* Channel Control Register */	AT91_REG	 TC_CMR; 	/* Channel Mode Register */	AT91_REG	 Reserved0[2]; 	/*  */	AT91_REG	 TC_CV; 	/* Counter Value */	AT91_REG	 TC_RA; 	/* Register A */	AT91_REG	 TC_RB; 	/* Register B */	AT91_REG	 TC_RC; 	/* Register C */	AT91_REG	 TC_SR; 	/* Status Register */	AT91_REG	 TC_IER; 	/* Interrupt Enable Register */	AT91_REG	 TC_IDR; 	/* Interrupt Disable Register */	AT91_REG	 TC_IMR; 	/* Interrupt Mask Register */} AT91S_TC, *AT91PS_TC;#define AT91C_TC_TIMER_DIV1_CLOCK	((unsigned int) 0x0 <<  0) /* (TC) MCK/2 */#define AT91C_TC_TIMER_DIV2_CLOCK	((unsigned int) 0x1 <<  0) /* (TC) MCK/8 */#define AT91C_TC_TIMER_DIV3_CLOCK	((unsigned int) 0x2 <<  0) /* (TC) MCK/32 */#define AT91C_TC_TIMER_DIV4_CLOCK	((unsigned int) 0x3 <<  0) /* (TC) MCK/128 */#define AT91C_TC_SLOW_CLOCK		((unsigned int) 0x4 <<  0) /* (TC) SLOW CLK */#define AT91C_TC_XC0_CLOCK		((unsigned int) 0x5 <<  0) /* (TC) XC0 */#define AT91C_TC_XC1_CLOCK		((unsigned int) 0x6 <<  0) /* (TC) XC1 */#define AT91C_TC_XC2_CLOCK		((unsigned int) 0x7 <<  0) /* (TC) XC2 */#define AT91C_TCB_TC0XC0S_NONE		((unsigned int) 0x1)       /* (TCB) None signal connected to XC0 */#define AT91C_TCB_TC1XC1S_NONE		((unsigned int) 0x1 <<  2) /* (TCB) None signal connected to XC1 */#define AT91C_TCB_TC2XC2S_NONE		((unsigned int) 0x1 <<  4) /* (TCB) None signal connected to XC2 */#define AT91C_TC_CLKDIS			((unsigned int) 0x1 <<  1) /* (TC) Counter Clock Disable Command */#define AT91C_TC_SWTRG			((unsigned int) 0x1 <<  2) /* (TC) Software Trigger Command */#define AT91C_TC_CLKEN			((unsigned int) 0x1 <<  0) /* (TC) Counter Clock Enable Command *//******************************************************************************//*                  SOFTWARE API DEFINITION  FOR Usart                        *//******************************************************************************/typedef struct _AT91S_USART{	AT91_REG	 US_CR; 	/* Control Register */	AT91_REG	 US_MR; 	/* Mode Register */	AT91_REG	 US_IER; 	/* Interrupt Enable Register */	AT91_REG	 US_IDR; 	/* Interrupt Disable Register */	AT91_REG	 US_IMR; 	/* Interrupt Mask Register */	AT91_REG	 US_CSR; 	/* Channel Status Register */	AT91_REG	 US_RHR; 	/* Receiver Holding Register */	AT91_REG	 US_THR; 	/* Transmitter Holding Register */	AT91_REG	 US_BRGR; 	/* Baud Rate Generator Register */	AT91_REG	 US_RTOR; 	/* Receiver Time-out Register */	AT91_REG	 US_TTGR; 	/* Transmitter Time-guard Register */	AT91_REG	 Reserved0[5]; 	/*  */	AT91_REG	 US_FIDI; 	/* FI_DI_Ratio Register */	AT91_REG	 US_NER; 	/* Nb Errors Register */	AT91_REG	 US_XXR; 	/* XON_XOFF Register */	AT91_REG	 US_IF; 	/* IRDA_FILTER Register */	AT91_REG	 Reserved1[44];	/*  */	AT91_REG	 US_RPR; 	/* Receive Pointer Register */	AT91_REG	 US_RCR; 	/* Receive Counter Register */	AT91_REG	 US_TPR; 	/* Transmit Pointer Register */	AT91_REG	 US_TCR; 	/* Transmit Counter Register */	AT91_REG	 US_RNPR; 	/* Receive Next Pointer Register */	AT91_REG	 US_RNCR; 	/* Receive Next Counter Register */	AT91_REG	 US_TNPR; 	/* Transmit Next Pointer Register */	AT91_REG	 US_TNCR; 	/* Transmit Next Counter Register */	AT91_REG	 US_PTCR; 	/* PDC Transfer Control Register */	AT91_REG	 US_PTSR; 	/* PDC Transfer Status Register */} AT91S_USART, *AT91PS_USART;/******************************************************************************//*          SOFTWARE API DEFINITION  FOR Clock Generator Controler            *//******************************************************************************/typedef struct _AT91S_CKGR{	AT91_REG	 CKGR_MOR; 	/* Main Oscillator Register */	AT91_REG	 CKGR_MCFR; 	/* Main Clock  Frequency Register */	AT91_REG	 CKGR_PLLAR; 	/* PLL A Register */	AT91_REG	 CKGR_PLLBR; 	/* PLL B Register */} AT91S_CKGR, *AT91PS_CKGR;/* -------- CKGR_MOR : (CKGR Offset: 0x0) Main Oscillator Register -------- */#define AT91C_CKGR_MOSCEN	((unsigned int) 0x1  <<  0)	/* (CKGR) Main Oscillator Enable */#define AT91C_CKGR_OSCTEST	((unsigned int) 0x1  <<  1)	/* (CKGR) Oscillator Test */#define AT91C_CKGR_OSCOUNT	((unsigned int) 0xFF <<  8)	/* (CKGR) Main Oscillator Start-up Time *//* -------- CKGR_MCFR : (CKGR Offset: 0x4) Main Clock Frequency Register -------- */#define AT91C_CKGR_MAINF	((unsigned int) 0xFFFF <<  0)	/* (CKGR) Main Clock Frequency */#define AT91C_CKGR_MAINRDY	((unsigned int) 0x1 << 16)	/* (CKGR) Main Clock Ready *//* -------- CKGR_PLLAR : (CKGR Offset: 0x8) PLL A Register -------- */#define AT91C_CKGR_DIVA		((unsigned int) 0xFF  <<  0)	/* (CKGR) Divider Selected */#define AT91C_CKGR_DIVA_0	((unsigned int) 0x0)		/* (CKGR) Divider output is 0 */#define AT91C_CKGR_DIVA_BYPASS	((unsigned int) 0x1)		/* (CKGR) Divider is bypassed */#define AT91C_CKGR_PLLACOUNT	((unsigned int) 0x3F  <<  8)	/* (CKGR) PLL A Counter */#define AT91C_CKGR_OUTA		((unsigned int) 0x3   << 14)	/* (CKGR) PLL A Output Frequency Range */#define AT91C_CKGR_OUTA_0	((unsigned int) 0x0   << 14)	/* (CKGR) Please refer to the PLLA datasheet */#define AT91C_CKGR_OUTA_1	((unsigned int) 0x1   << 14)	/* (CKGR) Please refer to the PLLA datasheet */#define AT91C_CKGR_OUTA_2	((unsigned int) 0x2   << 14)	/* (CKGR) Please refer to the PLLA datasheet */#define AT91C_CKGR_OUTA_3	((unsigned int) 0x3   << 14)	/* (CKGR) Please refer to the PLLA datasheet */#define AT91C_CKGR_MULA		((unsigned int) 0x7FF << 16)	/* (CKGR) PLL A Multiplier */#define AT91C_CKGR_SRCA		((unsigned int) 0x1   << 29)	/* (CKGR) PLL A Source *//* -------- CKGR_PLLBR : (CKGR Offset: 0xc) PLL B Register -------- */#define AT91C_CKGR_DIVB		((unsigned int) 0xFF  <<  0)	/* (CKGR) Divider Selected */#define AT91C_CKGR_DIVB_0	((unsigned int) 0x0)		/* (CKGR) Divider output is 0 */#define AT91C_CKGR_DIVB_BYPASS	((unsigned int) 0x1)		/* (CKGR) Divider is bypassed */#define AT91C_CKGR_PLLBCOUNT	((unsigned int) 0x3F  <<  8)	/* (CKGR) PLL B Counter */#define AT91C_CKGR_OUTB		((unsigned int) 0x3   << 14)	/* (CKGR) PLL B Output Frequency Range */#define AT91C_CKGR_OUTB_0	((unsigned int) 0x0   << 14)	/* (CKGR) Please refer to the PLLB datasheet */#define AT91C_CKGR_OUTB_1	((unsigned int) 0x1   << 14)	/* (CKGR) Please refer to the PLLB datasheet */#define AT91C_CKGR_OUTB_2	((unsigned int) 0x2   << 14)	/* (CKGR) Please refer to the PLLB datasheet */#define AT91C_CKGR_OUTB_3	((unsigned int) 0x3   << 14)	/* (CKGR) Please refer to the PLLB datasheet */#define AT91C_CKGR_MULB		((unsigned int) 0x7FF << 16)	/* (CKGR) PLL B Multiplier */#define AT91C_CKGR_USB_96M	((unsigned int) 0x1   << 28)	/* (CKGR) Divider for USB Ports */#define AT91C_CKGR_USB_PLL	((unsigned int) 0x1   << 29)	/* (CKGR) PLL Use *//******************************************************************************//*        SOFTWARE API DEFINITION  FOR Parallel Input Output Controler        *//******************************************************************************/typedef struct _AT91S_PIO{	AT91_REG	 PIO_PER; 	/* PIO Enable Register */	AT91_REG	 PIO_PDR; 	/* PIO Disable Register */	AT91_REG	 PIO_PSR; 	/* PIO Status Register */	AT91_REG	 Reserved0[1]; 	/*  */	AT91_REG	 PIO_OER; 	/* Output Enable Register */	AT91_REG	 PIO_ODR; 	/* Output Disable Registerr */	AT91_REG	 PIO_OSR; 	/* Output Status Register */	AT91_REG	 Reserved1[1]; 	/*  */	AT91_REG	 PIO_IFER; 	/* Input Filter Enable Register */	AT91_REG	 PIO_IFDR; 	/* Input Filter Disable Register */	AT91_REG	 PIO_IFSR; 	/* Input Filter Status Register */	AT91_REG	 Reserved2[1]; 	/*  */	AT91_REG	 PIO_SODR; 	/* Set Output Data Register */	AT91_REG	 PIO_CODR; 	/* Clear Output Data Register */	AT91_REG	 PIO_ODSR; 	/* Output Data Status Register */	AT91_REG	 PIO_PDSR; 	/* Pin Data Status Register */	AT91_REG	 PIO_IER; 	/* Interrupt Enable Register */	AT91_REG	 PIO_IDR; 	/* Interrupt Disable Register */	AT91_REG	 PIO_IMR; 	/* Interrupt Mask Register */	AT91_REG	 PIO_ISR; 	/* Interrupt Status Register */	AT91_REG	 PIO_MDER; 	/* Multi-driver Enable Register */	AT91_REG	 PIO_MDDR; 	/* Multi-driver Disable Register */	AT91_REG	 PIO_MDSR; 	/* Multi-driver Status Register */	AT91_REG	 Reserved3[1]; 	/*  */	AT91_REG	 PIO_PPUDR; 	/* Pull-up Disable Register */	AT91_REG	 PIO_PPUER; 	/* Pull-up Enable Register */	AT91_REG	 PIO_PPUSR; 	/* Pad Pull-up Status Register */	AT91_REG	 Reserved4[1]; 	/*  */	AT91_REG	 PIO_ASR; 	/* Select A Register */	AT91_REG	 PIO_BSR; 	/* Select B Register */	AT91_REG	 PIO_ABSR; 	/* AB Select Status Register */	AT91_REG	 Reserved5[9]; 	/*  */	AT91_REG	 PIO_OWER; 	/* Output Write Enable Register */	AT91_REG	 PIO_OWDR; 	/* Output Write Disable Register */	AT91_REG	 PIO_OWSR; 	/* Output Write Status Register */} AT91S_PIO, *AT91PS_PIO;/******************************************************************************//*              SOFTWARE API DEFINITION  FOR Debug Unit                       *//******************************************************************************/typedef struct _AT91S_DBGU{

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日本va欧美va瓶| 亚洲综合免费观看高清完整版在线 | 91小视频在线观看| 最新中文字幕一区二区三区| 91农村精品一区二区在线| 亚洲精品免费看| 欧美肥胖老妇做爰| 捆绑调教美女网站视频一区| 久久久99精品免费观看| av影院午夜一区| 亚洲一区二区视频在线观看| 欧美高清一级片在线| 国内一区二区在线| 中文字幕日韩欧美一区二区三区| 91亚洲精品乱码久久久久久蜜桃| 亚洲国产人成综合网站| 精品久久人人做人人爰| 成人免费视频视频在线观看免费 | 国产麻豆成人精品| 国产精品久久久久久户外露出| 色呦呦日韩精品| 美腿丝袜亚洲三区| 欧美国产成人精品| 欧美三级三级三级| 国产一区二区调教| 一区二区三区在线视频免费| 精品成人在线观看| 色综合欧美在线视频区| 蜜臀久久久久久久| 国产精品国产三级国产普通话三级| 欧美性欧美巨大黑白大战| 国模冰冰炮一区二区| 尤物av一区二区| 精品久久久三级丝袜| 99精品国产热久久91蜜凸| 人人爽香蕉精品| 亚洲免费成人av| 久久人人爽人人爽| 欧美色手机在线观看| 成人影视亚洲图片在线| 日本欧美一区二区三区| 亚洲色欲色欲www在线观看| 日韩欧美国产综合在线一区二区三区| 成人午夜免费视频| 黑人巨大精品欧美一区| 亚洲成人激情av| 亚洲人成精品久久久久久| 久久噜噜亚洲综合| 日韩午夜av电影| 欧美午夜精品免费| 97精品超碰一区二区三区| 国产在线精品免费| 久久精品免费观看| 香蕉av福利精品导航| 18欧美乱大交hd1984| 久久亚洲二区三区| 日韩色视频在线观看| 在线观看亚洲专区| 99久久久免费精品国产一区二区| 国产综合一区二区| 久久97超碰国产精品超碰| 婷婷亚洲久悠悠色悠在线播放| 亚洲特黄一级片| 国产精品久久久久久久久免费丝袜 | 久久99国产精品久久99果冻传媒| 亚洲成av人影院| 亚洲精品乱码久久久久久日本蜜臀| 国产肉丝袜一区二区| 国产亚洲一区二区三区四区| 日韩免费视频一区二区| 欧美一级片在线观看| 在线播放/欧美激情| 欧美嫩在线观看| 欧美一级xxx| 欧美一区二视频| 日韩午夜电影av| 久久综合999| 国产午夜精品美女毛片视频| 久久精品人人爽人人爽| 国产欧美一区在线| ●精品国产综合乱码久久久久| 成人免费视频在线观看| 亚洲欧美国产毛片在线| 亚洲一区二区三区视频在线播放 | 国产精品中文欧美| 国产精品资源站在线| 成人看片黄a免费看在线| 99精品欧美一区二区蜜桃免费 | 日韩电影在线免费观看| 一区二区三区不卡视频在线观看| **欧美大码日韩| 亚洲午夜一区二区| 亚洲国产中文字幕在线视频综合| 无吗不卡中文字幕| 午夜精品视频在线观看| 亚洲 欧美综合在线网络| 日韩国产精品久久久久久亚洲| 蜜臀av性久久久久蜜臀aⅴ四虎| 蜜臀久久久久久久| 久久99热这里只有精品| 国产精品69久久久久水密桃| 91蝌蚪porny| 欧美肥大bbwbbw高潮| 欧美v国产在线一区二区三区| 久久精品人人做人人综合| 亚洲靠逼com| 乱一区二区av| jlzzjlzz亚洲日本少妇| 欧美区一区二区三区| 久久综合九色综合97婷婷| 中文字幕亚洲欧美在线不卡| 亚洲www啪成人一区二区麻豆 | 久久精品国产久精国产| 国产成人免费高清| 欧美视频精品在线观看| 国产亚洲污的网站| 午夜精品福利一区二区三区av| 国产中文字幕精品| 91久久人澡人人添人人爽欧美| 欧美大度的电影原声| 亚洲免费电影在线| 国产一区中文字幕| 欧美视频一区在线| 中文字幕av一区二区三区高| 午夜精品久久久久久不卡8050| 国产精华液一区二区三区| 91官网在线免费观看| 久久精品亚洲精品国产欧美 | 亚洲色图20p| 国内精品免费**视频| 在线这里只有精品| 国产午夜精品福利| 免费在线观看一区二区三区| 91麻豆文化传媒在线观看| 久久综合网色—综合色88| 亚洲图片欧美色图| 成人激情免费网站| 日韩精品中文字幕在线一区| 亚洲欧美中日韩| 国产一区二三区好的| 制服丝袜亚洲播放| 亚洲伦理在线免费看| 国产精品资源站在线| 日韩视频一区二区三区在线播放| 亚洲一区在线免费观看| 成人av在线观| 久久日韩粉嫩一区二区三区| 日日摸夜夜添夜夜添亚洲女人| 日本久久精品电影| 自拍av一区二区三区| 国产成人免费xxxxxxxx| 亚洲精品在线电影| 免费成人av资源网| 91精品国产一区二区三区| 一区二区三区精品视频在线| 91丝袜美腿高跟国产极品老师 | 在线不卡的av| 亚洲成人福利片| 在线精品视频一区二区| 成人欧美一区二区三区1314| 国产99精品国产| 久久精品视频在线免费观看| 国产精品一区在线观看你懂的| 日韩精品一区二区三区在线播放| 青青草视频一区| 日韩欧美专区在线| 久久精品国产亚洲5555| 欧美变态口味重另类| 久久精品国产第一区二区三区| 欧美高清www午色夜在线视频| 日韩一区精品字幕| 91精品国产一区二区三区| 麻豆一区二区三| 精品国产乱码久久久久久久久| 久久精品国产亚洲一区二区三区| 日韩欧美视频一区| 国产一区二区三区不卡在线观看| 26uuu久久综合| 成人在线视频一区二区| 欧美国产激情一区二区三区蜜月| 成人av午夜电影| 亚洲精品日韩专区silk| 欧美久久一区二区| 久久99精品久久久久久国产越南| 久久婷婷综合激情| 99久久综合色| 亚洲成年人网站在线观看| 正在播放亚洲一区| 国产一区视频在线看| 国产精品白丝在线| 欧洲国内综合视频| 喷白浆一区二区| 久久综合久色欧美综合狠狠| 不卡一区二区在线| 亚洲va欧美va天堂v国产综合| 91精品国产综合久久久久| 国产一区二区免费看| 综合久久一区二区三区| 欧美精品xxxxbbbb| 国产麻豆精品在线观看|