亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? at91rm9200.h

?? AT9260的BOOTLOADER,還有幾個版本的,需要的我再放
?? H
?? 第 1 頁 / 共 4 頁
字號:
	AT91_REG	 EMAC_HSL; 	/* Hash Address Low[31:0] */	AT91_REG	 EMAC_SA1L; 	/* Specific Address 1 Low, First 4 bytes */	AT91_REG	 EMAC_SA1H; 	/* Specific Address 1 High, Last 2 bytes */	AT91_REG	 EMAC_SA2L; 	/* Specific Address 2 Low, First 4 bytes */	AT91_REG	 EMAC_SA2H; 	/* Specific Address 2 High, Last 2 bytes */	AT91_REG	 EMAC_SA3L; 	/* Specific Address 3 Low, First 4 bytes */	AT91_REG	 EMAC_SA3H; 	/* Specific Address 3 High, Last 2 bytes */	AT91_REG	 EMAC_SA4L; 	/* Specific Address 4 Low, First 4 bytes */	AT91_REG	 EMAC_SA4H; 	/* Specific Address 4 High, Last 2 bytesr */} AT91S_EMAC, *AT91PS_EMAC;/* -------- EMAC_CTL : (EMAC Offset: 0x0)  --------  */#define AT91C_EMAC_LB		((unsigned int) 0x1 <<  0) /* (EMAC) Loopback. Optional. When set, loopback signal is at high level. */#define AT91C_EMAC_LBL		((unsigned int) 0x1 <<  1) /* (EMAC) Loopback local. */#define AT91C_EMAC_RE		((unsigned int) 0x1 <<  2) /* (EMAC) Receive enable. */#define AT91C_EMAC_TE		((unsigned int) 0x1 <<  3) /* (EMAC) Transmit enable. */#define AT91C_EMAC_MPE		((unsigned int) 0x1 <<  4) /* (EMAC) Management port enable. */#define AT91C_EMAC_CSR		((unsigned int) 0x1 <<  5) /* (EMAC) Clear statistics registers. */#define AT91C_EMAC_ISR		((unsigned int) 0x1 <<  6) /* (EMAC) Increment statistics registers. */#define AT91C_EMAC_WES		((unsigned int) 0x1 <<  7) /* (EMAC) Write enable for statistics registers. */#define AT91C_EMAC_BP		((unsigned int) 0x1 <<  8) /* (EMAC) Back pressure. *//* -------- EMAC_CFG : (EMAC Offset: 0x4) Network Configuration Register --------  */#define AT91C_EMAC_SPD		((unsigned int) 0x1 <<  0) /* (EMAC) Speed. */#define AT91C_EMAC_FD		((unsigned int) 0x1 <<  1) /* (EMAC) Full duplex. */#define AT91C_EMAC_BR		((unsigned int) 0x1 <<  2) /* (EMAC) Bit rate. */#define AT91C_EMAC_CAF		((unsigned int) 0x1 <<  4) /* (EMAC) Copy all frames. */#define AT91C_EMAC_NBC		((unsigned int) 0x1 <<  5) /* (EMAC) No broadcast. */#define AT91C_EMAC_MTI		((unsigned int) 0x1 <<  6) /* (EMAC) Multicast hash enable */#define AT91C_EMAC_UNI		((unsigned int) 0x1 <<  7) /* (EMAC) Unicast hash enable. */#define AT91C_EMAC_BIG		((unsigned int) 0x1 <<  8) /* (EMAC) Receive 1522 bytes. */#define AT91C_EMAC_EAE		((unsigned int) 0x1 <<  9) /* (EMAC) External address match enable. */#define AT91C_EMAC_CLK		((unsigned int) 0x3 << 10) /* (EMAC) */#define AT91C_EMAC_CLK_HCLK_8	((unsigned int) 0x0 << 10) /* (EMAC) HCLK divided by 8 */#define AT91C_EMAC_CLK_HCLK_16	((unsigned int) 0x1 << 10) /* (EMAC) HCLK divided by 16 */#define AT91C_EMAC_CLK_HCLK_32	((unsigned int) 0x2 << 10) /* (EMAC) HCLK divided by 32 */#define AT91C_EMAC_CLK_HCLK_64	((unsigned int) 0x3 << 10) /* (EMAC) HCLK divided by 64 */#define AT91C_EMAC_RTY		((unsigned int) 0x1 << 12) /* (EMAC) */#define AT91C_EMAC_RMII		((unsigned int) 0x1 << 13) /* (EMAC) *//* -------- EMAC_SR : (EMAC Offset: 0x8) Network Status Register --------  */#define AT91C_EMAC_MDIO		((unsigned int) 0x1 <<  1) /* (EMAC) */#define AT91C_EMAC_IDLE		((unsigned int) 0x1 <<  2) /* (EMAC) *//* -------- EMAC_TCR : (EMAC Offset: 0x10) Transmit Control Register -------- */#define AT91C_EMAC_LEN		((unsigned int) 0x7FF <<  0) /* (EMAC) */#define AT91C_EMAC_NCRC		((unsigned int) 0x1 << 15) /* (EMAC) *//* -------- EMAC_TSR : (EMAC Offset: 0x14) Transmit Control Register -------- */#define AT91C_EMAC_OVR		((unsigned int) 0x1 <<  0) /* (EMAC) */#define AT91C_EMAC_COL		((unsigned int) 0x1 <<  1) /* (EMAC) */#define AT91C_EMAC_RLE		((unsigned int) 0x1 <<  2) /* (EMAC) */#define AT91C_EMAC_TXIDLE	((unsigned int) 0x1 <<  3) /* (EMAC) */#define AT91C_EMAC_BNQ		((unsigned int) 0x1 <<  4) /* (EMAC) */#define AT91C_EMAC_COMP		((unsigned int) 0x1 <<  5) /* (EMAC) */#define AT91C_EMAC_UND		((unsigned int) 0x1 <<  6) /* (EMAC) *//* -------- EMAC_RSR : (EMAC Offset: 0x20) Receive Status Register -------- */#define AT91C_EMAC_BNA		((unsigned int) 0x1 <<  0) /* (EMAC) */#define AT91C_EMAC_REC		((unsigned int) 0x1 <<  1) /* (EMAC) */#define AT91C_EMAC_RSR_OVR	((unsigned int) 0x1 <<  2) /* (EMAC) *//* -------- EMAC_ISR : (EMAC Offset: 0x24) Interrupt Status Register -------- */#define AT91C_EMAC_DONE		((unsigned int) 0x1 <<  0) /* (EMAC) */#define AT91C_EMAC_RCOM		((unsigned int) 0x1 <<  1) /* (EMAC) */#define AT91C_EMAC_RBNA		((unsigned int) 0x1 <<  2) /* (EMAC) */#define AT91C_EMAC_TOVR		((unsigned int) 0x1 <<  3) /* (EMAC) */#define AT91C_EMAC_TUND		((unsigned int) 0x1 <<  4) /* (EMAC) */#define AT91C_EMAC_RTRY		((unsigned int) 0x1 <<  5) /* (EMAC) */#define AT91C_EMAC_TBRE		((unsigned int) 0x1 <<  6) /* (EMAC) */#define AT91C_EMAC_TCOM		((unsigned int) 0x1 <<  7) /* (EMAC) */#define AT91C_EMAC_TIDLE	((unsigned int) 0x1 <<  8) /* (EMAC) */#define AT91C_EMAC_LINK		((unsigned int) 0x1 <<  9) /* (EMAC) */#define AT91C_EMAC_ROVR		((unsigned int) 0x1 << 10) /* (EMAC) */#define AT91C_EMAC_HRESP	((unsigned int) 0x1 << 11) /* (EMAC) *//* -------- EMAC_IER : (EMAC Offset: 0x28) Interrupt Enable Register -------- *//* -------- EMAC_IDR : (EMAC Offset: 0x2c) Interrupt Disable Register -------- *//* -------- EMAC_IMR : (EMAC Offset: 0x30) Interrupt Mask Register -------- *//* -------- EMAC_MAN : (EMAC Offset: 0x34) PHY Maintenance Register -------- */#define AT91C_EMAC_DATA		((unsigned int) 0xFFFF <<  0) /* (EMAC) */#define AT91C_EMAC_CODE		((unsigned int) 0x3  << 16) /* (EMAC) */#define AT91C_EMAC_CODE_802_3	((unsigned int) 0x2  << 16) /* (EMAC) Write Operation */#define AT91C_EMAC_REGA		((unsigned int) 0x1F << 18) /* (EMAC) */#define AT91C_EMAC_PHYA		((unsigned int) 0x1F << 23) /* (EMAC) */#define AT91C_EMAC_RW		((unsigned int) 0x3  << 28) /* (EMAC) */#define AT91C_EMAC_RW_R		((unsigned int) 0x2  << 28) /* (EMAC) Read Operation */#define AT91C_EMAC_RW_W		((unsigned int) 0x1  << 28) /* (EMAC) Write Operation */#define AT91C_EMAC_HIGH		((unsigned int) 0x1  << 30) /* (EMAC) */#define AT91C_EMAC_LOW		((unsigned int) 0x1  << 31) /* (EMAC) *//******************************************************************************//*           SOFTWARE API DEFINITION  FOR Serial Parallel Interface           *//******************************************************************************/typedef struct _AT91S_SPI{	AT91_REG	 SPI_CR; 	/* Control Register */	AT91_REG	 SPI_MR; 	/* Mode Register */	AT91_REG	 SPI_RDR; 	/* Receive Data Register */	AT91_REG	 SPI_TDR; 	/* Transmit Data Register */	AT91_REG	 SPI_SR; 	/* Status Register */	AT91_REG	 SPI_IER; 	/* Interrupt Enable Register */	AT91_REG	 SPI_IDR; 	/* Interrupt Disable Register */	AT91_REG	 SPI_IMR; 	/* Interrupt Mask Register */	AT91_REG	 Reserved0[4]; 	/* */	AT91_REG	 SPI_CSR[4]; 	/* Chip Select Register */	AT91_REG	 Reserved1[48]; /* */	AT91_REG	 SPI_RPR; 	/* Receive Pointer Register */	AT91_REG	 SPI_RCR; 	/* Receive Counter Register */	AT91_REG	 SPI_TPR; 	/* Transmit Pointer Register */	AT91_REG	 SPI_TCR; 	/* Transmit Counter Register */	AT91_REG	 SPI_RNPR; 	/* Receive Next Pointer Register */	AT91_REG	 SPI_RNCR; 	/* Receive Next Counter Register */	AT91_REG	 SPI_TNPR; 	/* Transmit Next Pointer Register */	AT91_REG	 SPI_TNCR; 	/* Transmit Next Counter Register */	AT91_REG	 SPI_PTCR; 	/* PDC Transfer Control Register */	AT91_REG	 SPI_PTSR; 	/* PDC Transfer Status Register */} AT91S_SPI, *AT91PS_SPI;/* -------- SPI_CR : (SPI Offset: 0x0) SPI Control Register -------- */#define AT91C_SPI_SPIEN		((unsigned int) 0x1 <<  0) /* (SPI) SPI Enable */#define AT91C_SPI_SPIDIS	((unsigned int) 0x1 <<  1) /* (SPI) SPI Disable */#define AT91C_SPI_SWRST		((unsigned int) 0x1 <<  7) /* (SPI) SPI Software reset *//* -------- SPI_MR : (SPI Offset: 0x4) SPI Mode Register -------- */#define AT91C_SPI_MSTR		((unsigned int) 0x1 <<  0) /* (SPI) Master/Slave Mode */#define AT91C_SPI_PS		((unsigned int) 0x1 <<  1) /* (SPI) Peripheral Select */#define AT91C_SPI_PS_FIXED	((unsigned int) 0x0 <<  1) /* (SPI) Fixed Peripheral Select */#define AT91C_SPI_PS_VARIABLE	((unsigned int) 0x1 <<  1) /* (SPI) Variable Peripheral Select */#define AT91C_SPI_PCSDEC	((unsigned int) 0x1 <<  2) /* (SPI) Chip Select Decode */#define AT91C_SPI_DIV32		((unsigned int) 0x1 <<  3) /* (SPI) Clock Selection */#define AT91C_SPI_MODFDIS	((unsigned int) 0x1 <<  4) /* (SPI) Mode Fault Detection */#define AT91C_SPI_LLB		((unsigned int) 0x1 <<  7) /* (SPI) Clock Selection */#define AT91C_SPI_PCS		((unsigned int) 0xF << 16) /* (SPI) Peripheral Chip Select */#define AT91C_SPI_DLYBCS	((unsigned int) 0xFF << 24) /* (SPI) Delay Between Chip Selects *//* -------- SPI_RDR : (SPI Offset: 0x8) Receive Data Register -------- */#define AT91C_SPI_RD		((unsigned int) 0xFFFF <<  0) /* (SPI) Receive Data */#define AT91C_SPI_RPCS		((unsigned int) 0xF << 16) /* (SPI) Peripheral Chip Select Status *//* -------- SPI_TDR : (SPI Offset: 0xc) Transmit Data Register -------- */#define AT91C_SPI_TD		((unsigned int) 0xFFFF <<  0) /* (SPI) Transmit Data */#define AT91C_SPI_TPCS		((unsigned int) 0xF << 16) /* (SPI) Peripheral Chip Select Status *//* -------- SPI_SR : (SPI Offset: 0x10) Status Register -------- */#define AT91C_SPI_RDRF		((unsigned int) 0x1 <<  0) /* (SPI) Receive Data Register Full */#define AT91C_SPI_TDRE		((unsigned int) 0x1 <<  1) /* (SPI) Transmit Data Register Empty */#define AT91C_SPI_MODF		((unsigned int) 0x1 <<  2) /* (SPI) Mode Fault Error */#define AT91C_SPI_OVRES		((unsigned int) 0x1 <<  3) /* (SPI) Overrun Error Status */#define AT91C_SPI_SPENDRX	((unsigned int) 0x1 <<  4) /* (SPI) End of Receiver Transfer */#define AT91C_SPI_SPENDTX	((unsigned int) 0x1 <<  5) /* (SPI) End of Receiver Transfer */#define AT91C_SPI_RXBUFF	((unsigned int) 0x1 <<  6) /* (SPI) RXBUFF Interrupt */#define AT91C_SPI_TXBUFE	((unsigned int) 0x1 <<  7) /* (SPI) TXBUFE Interrupt */#define AT91C_SPI_SPIENS	((unsigned int) 0x1 << 16) /* (SPI) Enable Status *//* -------- SPI_IER : (SPI Offset: 0x14) Interrupt Enable Register -------- *//* -------- SPI_IDR : (SPI Offset: 0x18) Interrupt Disable Register -------- *//* -------- SPI_IMR : (SPI Offset: 0x1c) Interrupt Mask Register -------- *//* -------- SPI_CSR : (SPI Offset: 0x30) Chip Select Register -------- */#define AT91C_SPI_CPOL		((unsigned int) 0x1  <<  0) /* (SPI) Clock Polarity */#define AT91C_SPI_NCPHA		((unsigned int) 0x1  <<  1) /* (SPI) Clock Phase */#define AT91C_SPI_BITS		((unsigned int) 0xF  <<  4) /* (SPI) Bits Per Transfer */#define AT91C_SPI_BITS_8	((unsigned int) 0x0  <<  4) /* (SPI) 8 Bits Per transfer */#define AT91C_SPI_BITS_9	((unsigned int) 0x1  <<  4) /* (SPI) 9 Bits Per transfer */#define AT91C_SPI_BITS_10	((unsigned int) 0x2  <<  4) /* (SPI) 10 Bits Per transfer */#define AT91C_SPI_BITS_11	((unsigned int) 0x3  <<  4) /* (SPI) 11 Bits Per transfer */#define AT91C_SPI_BITS_12	((unsigned int) 0x4  <<  4) /* (SPI) 12 Bits Per transfer */#define AT91C_SPI_BITS_13	((unsigned int) 0x5  <<  4) /* (SPI) 13 Bits Per transfer */#define AT91C_SPI_BITS_14	((unsigned int) 0x6  <<  4) /* (SPI) 14 Bits Per transfer */#define AT91C_SPI_BITS_15	((unsigned int) 0x7  <<  4) /* (SPI) 15 Bits Per transfer */#define AT91C_SPI_BITS_16	((unsigned int) 0x8  <<  4) /* (SPI) 16 Bits Per transfer */#define AT91C_SPI_SCBR		((unsigned int) 0xFF <<  8) /* (SPI) Serial Clock Baud Rate */#define AT91C_SPI_DLYBS		((unsigned int) 0xFF << 16) /* (SPI) Serial Clock Baud Rate */#define AT91C_SPI_DLYBCT	((unsigned int) 0xFF << 24) /* (SPI) Delay Between Consecutive Transfers *//******************************************************************************//*           SOFTWARE API DEFINITION  FOR Peripheral Data Controller          *//******************************************************************************/typedef struct _AT91S_PDC{	AT91_REG	 PDC_RPR; 	/* Receive Pointer Register */	AT91_REG	 PDC_RCR; 	/* Receive Counter Register */	AT91_REG	 PDC_TPR; 	/* Transmit Pointer Register */	AT91_REG	 PDC_TCR; 	/* Transmit Counter Register */	AT91_REG	 PDC_RNPR; 	/* Receive Next Pointer Register */	AT91_REG	 PDC_RNCR; 	/* Receive Next Counter Register */	AT91_REG	 PDC_TNPR; 	/* Transmit Next Pointer Register */	AT91_REG	 PDC_TNCR; 	/* Transmit Next Counter Register */	AT91_REG	 PDC_PTCR; 	/* PDC Transfer Control Register */	AT91_REG	 PDC_PTSR; 	/* PDC Transfer Status Register */} AT91S_PDC, *AT91PS_PDC;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91精品国产色综合久久久蜜香臀| 成人国产精品免费观看| 肉肉av福利一精品导航| 午夜精品久久久久久久久久久| 亚洲狼人国产精品| 日韩精彩视频在线观看| 久久精品免费看| 成人一区二区三区视频在线观看 | 日韩欧美激情在线| 亚洲精品一区二区三区影院| 欧美成人伊人久久综合网| 国产欧美日产一区| 午夜天堂影视香蕉久久| 久久精品国产第一区二区三区| 国产精品中文欧美| 国产精品综合一区二区| 亚洲精品一区二区三区福利| 久久久噜噜噜久噜久久综合| 国产精品对白交换视频| 日精品一区二区三区| 成人a免费在线看| 欧美成人精品福利| 亚洲一区二区在线免费观看视频| 久久精品国产一区二区三| 91视频免费播放| 欧美成人bangbros| 日本亚洲电影天堂| 555夜色666亚洲国产免| 国产欧美日韩综合| 欧美美女直播网站| 中文字幕av一区 二区| 石原莉奈在线亚洲二区| 欧美亚日韩国产aⅴ精品中极品| 亚洲欧洲另类国产综合| 不卡av电影在线播放| 欧美激情中文字幕一区二区| 国产精品一区在线| 久久久久久久久久美女| 国产精品888| 亚洲欧美日韩国产一区二区三区| 9久草视频在线视频精品| 国产精品久久久久毛片软件| 玖玖九九国产精品| 精品视频999| 亚洲第一搞黄网站| 欧美日韩不卡一区二区| 美女视频一区二区三区| 亚洲精品一区二区三区在线观看 | 国产午夜亚洲精品羞羞网站| 国产一区二区三区精品视频| 国产欧美日韩精品在线| 色婷婷久久99综合精品jk白丝| 亚洲一区二区三区在线| 综合在线观看色| 免费人成在线不卡| 日韩午夜三级在线| 懂色av噜噜一区二区三区av| 亚洲国产综合91精品麻豆| 国产日产精品一区| 欧美日韩国产影片| 国产高清久久久久| 日韩av一区二| 亚洲综合激情网| 久久久久久久久久久电影| 色综合天天综合网天天看片| 精品亚洲免费视频| 亚洲成人自拍一区| 亚洲精品福利视频网站| 图片区小说区区亚洲影院| 国产乱对白刺激视频不卡| 午夜精品久久久久久久久久| 国产精品成人免费精品自在线观看 | 久久国产综合精品| 日本亚洲天堂网| 亚洲一区二区3| 亚洲图片自拍偷拍| 一区二区三区在线视频观看58| 国产精品成人一区二区三区夜夜夜| 久久久久久久久久久久久久久99| 337p日本欧洲亚洲大胆色噜噜| 欧美一区二区观看视频| 久久综合给合久久狠狠狠97色69| 日本欧美一区二区| 免费精品99久久国产综合精品| 日本中文字幕不卡| 久久se精品一区二区| 久久福利视频一区二区| 麻豆精品在线观看| 精彩视频一区二区| 国产精品中文欧美| 成人国产在线观看| 在线视频国内自拍亚洲视频| 欧美一区二区三区在线看| 精品伦理精品一区| 亚洲国产电影在线观看| 亚洲精品成a人| 免费精品视频最新在线| 香港成人在线视频| 91精品国产手机| 国产精品午夜在线观看| 婷婷夜色潮精品综合在线| 美女高潮久久久| 成人aa视频在线观看| 日韩精品自拍偷拍| 亚洲国产视频直播| 成人性生交大片免费看中文| 欧美精品久久久久久久多人混战| 久久久亚洲国产美女国产盗摄| 亚洲日本免费电影| 国产成人精品影院| 久久亚洲综合色一区二区三区| 亚洲一卡二卡三卡四卡无卡久久| 成人精品高清在线| 久久久精品国产99久久精品芒果 | 欧美日本一道本在线视频| 中文字幕欧美三区| 九色综合国产一区二区三区| 欧美视频一区二| 国产精品―色哟哟| 成人黄色综合网站| 欧美国产亚洲另类动漫| 成人网在线播放| 久久久久亚洲蜜桃| 国产一区二区在线观看免费 | 日韩不卡一二三区| 69成人精品免费视频| 亚洲午夜精品网| 欧美日韩三级一区二区| 青娱乐精品视频在线| 久久综合九色综合97婷婷女人| 激情偷乱视频一区二区三区| 久久久久久久国产精品影院| 97精品国产露脸对白| 亚洲激情图片qvod| 91精品在线观看入口| 激情综合网av| 亚洲另类一区二区| 欧美一卡二卡三卡四卡| 国产成人精品网址| 亚洲一区二区在线视频| 日韩精品一区二区三区在线观看 | 蜜桃av一区二区三区电影| 日韩亚洲欧美成人一区| 99久久99精品久久久久久 | 日韩一级视频免费观看在线| 国产美女精品一区二区三区| 18成人在线视频| 日韩一级二级三级| 欧美亚洲愉拍一区二区| 黑人精品欧美一区二区蜜桃| 中文字幕亚洲一区二区va在线| 欧美成人精品高清在线播放| 色婷婷综合激情| 麻豆成人免费电影| 亚洲欧美精品午睡沙发| 精品久久人人做人人爰| 91传媒视频在线播放| av中文字幕不卡| 国产成人日日夜夜| 国产最新精品精品你懂的| 亚洲.国产.中文慕字在线| 国产精品久久久久一区二区三区| 日韩天堂在线观看| 欧美高清视频在线高清观看mv色露露十八| 成人在线一区二区三区| 国产一区二区精品久久91| 精品一区中文字幕| 免费不卡在线观看| 黄色资源网久久资源365| 久久激情五月激情| 国产一区欧美一区| 懂色av一区二区夜夜嗨| 99精品一区二区三区| 色哦色哦哦色天天综合| 久久精品国产秦先生| 亚洲欧美偷拍三级| 日日摸夜夜添夜夜添国产精品| 亚洲一区二区三区视频在线播放| 亚洲色图一区二区| 一片黄亚洲嫩模| 日日摸夜夜添夜夜添亚洲女人| 日韩福利电影在线| 国产综合色在线视频区| 不卡一区中文字幕| 欧美日韩在线观看一区二区 | 欧美日韩一区二区三区高清| 欧美精品在线观看一区二区| 日韩欧美国产电影| 中文字幕在线免费不卡| 免费美女久久99| 国产露脸91国语对白| 99麻豆久久久国产精品免费| 国产乱码精品一区二区三区五月婷| 日本亚洲一区二区| 久久国产精品99久久久久久老狼| 99在线热播精品免费| 国产精品成人午夜| bt7086福利一区国产| 中文字幕亚洲区| 一本高清dvd不卡在线观看|