亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? clkscan3.fit.talkback.xml

?? 采用Quartus2編寫的數碼管掃描顯示電路 共有三個電路 電路1:當按下啟動計時按鈕時
?? XML
?? 第 1 頁 / 共 2 頁
字號:

<!--
This XML file (created on Mon Apr 16 20:38:31 2007) contains limited information
from the compilation of logic designs using Quartus II software (BUT NOT THE
LOGIC DESIGN FILES) that will be transmitted to Altera Corporation through
operation of the "TalkBack" feature.  To enable/disable this feature, run
qtb_install.exe located in your quartus/bin folder.  For more information, go
to license.txt.
-->
<talkback>
<ver>5.0</ver>
<schema>quartus_version_5.0_build_148.xsd</schema><license>
	<host_id>50781c190dc3</host_id>
	<nic_id>50781c190dc3</nic_id>
	<cdrive_id>d4c45c75</cdrive_id>
</license>
<tool>
	<name>Quartus II</name>
	<version>5.0</version>
	<build>Build 148</build>
	<module>quartus_fit.exe</module>
	<edition>Full Version</edition>
	<compilation_end_time>Mon Apr 16 20:38:31 2007</compilation_end_time>
</tool>
<machine>
	<os>Windows XP</os>
	<cpu>
		<proc_count>1</proc_count>
		<cpu_freq units="MHz">2400</cpu_freq>
	</cpu>
	<ram units="MB">256</ram>
</machine>
<top_file>E:/clk_scan/clkscan3/clkscan3</top_file>
<resource_usage_summary>
	<rsc name="Total logic elements" util="4" max=" 12060 " type="int">531 </rsc>
	<rsc name="-- Combinational with no register" type="int">436</rsc>
	<rsc name="-- Register only" type="int">12</rsc>
	<rsc name="-- Combinational with a register" type="int">83</rsc>
	<rsc name="Logic element usage by number of LUT inputs" type="text"></rsc>
	<rsc name="-- 4 input functions" type="int">85</rsc>
	<rsc name="-- 3 input functions" type="int">88</rsc>
	<rsc name="-- 2 input functions" type="int">232</rsc>
	<rsc name="-- 1 input functions" type="int">119</rsc>
	<rsc name="-- 0 input functions" type="int">7</rsc>
	<rsc name="Logic elements by mode" type="text"></rsc>
	<rsc name="-- normal mode" type="int">319</rsc>
	<rsc name="-- arithmetic mode" type="int">212</rsc>
	<rsc name="-- qfbk mode" type="int">21</rsc>
	<rsc name="-- register cascade mode" type="int">0</rsc>
	<rsc name="-- synchronous clear/load mode" type="int">41</rsc>
	<rsc name="-- asynchronous clear/load mode" type="int">36</rsc>
	<rsc name="Total LABs" util="5" max=" 1206 " type="int">66 </rsc>
	<rsc name="Logic elements in carry chains" type="int">276</rsc>
	<rsc name="User inserted logic elements" type="int">0</rsc>
	<rsc name="Virtual pins" type="int">0</rsc>
	<rsc name="I/O pins" util="10" max=" 173 " type="int">19 </rsc>
	<rsc name="-- Clock pins" util="50" max=" 2 " type="int">1 </rsc>
	<rsc name="Global signals" type="int">6</rsc>
	<rsc name="M4Ks" util="0" max=" 52 " type="int">0 </rsc>
	<rsc name="Total memory bits" util="0" max=" 239616 " type="int">0 </rsc>
	<rsc name="Total RAM block bits" util="0" max=" 239616 " type="int">0 </rsc>
	<rsc name="Global clocks" util="75" max=" 8 " type="int">6 </rsc>
	<rsc name="Maximum fan-out node" type="text">clk</rsc>
	<rsc name="Maximum fan-out" type="int">40</rsc>
	<rsc name="Total fan-out" type="int">1389</rsc>
	<rsc name="Average fan-out" type="float">2.52</rsc>
</resource_usage_summary>
<control_signals>
	<row>
		<name>clkdiv1ms:inst1|clkout</name>
		<location>LC_X8_Y13_N0</location>
		<fan_out>28</fan_out>
		<usage>Clock</usage>
		<global>yes</global>
		<global_resource_used>Global clock</global_resource_used>
		<global_line_name>GCLK1</global_line_name>
	</row>
	<row>
		<name>button:inst2|signal</name>
		<location>LC_X8_Y12_N2</location>
		<fan_out>38</fan_out>
		<usage>Async. clear, Clock enable</usage>
		<global>yes</global>
		<global_resource_used>Global clock</global_resource_used>
		<global_line_name>GCLK3</global_line_name>
	</row>
	<row>
		<name>clkdiv:inst|clkout</name>
		<location>LC_X8_Y17_N1</location>
		<fan_out>9</fan_out>
		<usage>Clock</usage>
		<global>yes</global>
		<global_resource_used>Global clock</global_resource_used>
		<global_line_name>GCLK0</global_line_name>
	</row>
	<row>
		<name>timer:inst6|min_clk</name>
		<location>LC_X42_Y13_N7</location>
		<fan_out>9</fan_out>
		<usage>Clock</usage>
		<global>yes</global>
		<global_resource_used>Global clock</global_resource_used>
		<global_line_name>GCLK7</global_line_name>
	</row>
	<row>
		<name>timer:inst6|h_clk</name>
		<location>LC_X31_Y13_N4</location>
		<fan_out>8</fan_out>
		<usage>Clock</usage>
		<global>yes</global>
		<global_resource_used>Global clock</global_resource_used>
		<global_line_name>GCLK6</global_line_name>
	</row>
	<row>
		<name>button:inst3|signal</name>
		<location>LC_X11_Y10_N9</location>
		<fan_out>2</fan_out>
		<usage>Clock</usage>
		<global>no</global>
	</row>
	<row>
		<name>clk</name>
		<location>PIN_28</location>
		<fan_out>40</fan_out>
		<usage>Clock</usage>
		<global>yes</global>
		<global_resource_used>Global clock</global_resource_used>
		<global_line_name>GCLK2</global_line_name>
	</row>
</control_signals>
<non_global_high_fan_out_signals>
	<row>
		<name>clkscan:inst7|data[0]</name>
		<fan_out>7</fan_out>
	</row>
	<row>
		<name>clkscan:inst7|data[1]</name>
		<fan_out>7</fan_out>
	</row>
	<row>
		<name>clkscan:inst7|data[2]</name>
		<fan_out>7</fan_out>
	</row>
	<row>
		<name>clkscan:inst7|data[3]</name>
		<fan_out>7</fan_out>
	</row>
	<row>
		<name>p7segment:inst8|out[6]~44</name>
		<fan_out>1</fan_out>
	</row>
	<row>
		<name>p7segment:inst8|out[5]~45</name>
		<fan_out>1</fan_out>
	</row>
	<row>
		<name>p7segment:inst8|out[4]~46</name>
		<fan_out>1</fan_out>
	</row>
	<row>
		<name>p7segment:inst8|out[3]~47</name>
		<fan_out>1</fan_out>
	</row>
	<row>
		<name>p7segment:inst8|reduce_or~47</name>
		<fan_out>1</fan_out>
	</row>
	<row>
		<name>p7segment:inst8|reduce_or~48</name>
		<fan_out>1</fan_out>
	</row>
</non_global_high_fan_out_signals>
<interconnect_usage_summary>
	<rsc name="M4K buffers" util="0" max=" 1872 " type="int">0 </rsc>
	<rsc name="Local interconnects" util="1" max=" 43552 " type="int">593 </rsc>
	<rsc name="LUT chains" util="1" max=" 10854 " type="int">8 </rsc>
	<rsc name="R4s" util="1" max=" 28560 " type="int">365 </rsc>
	<rsc name="C4s" util="1" max=" 30600 " type="int">264 </rsc>
	<rsc name="Global clocks" util="75" max=" 8 " type="int">6 </rsc>
	<rsc name="LAB clocks" util="8" max=" 312 " type="int">25 </rsc>
	<rsc name="Direct links" util="1" max=" 43552 " type="int">163 </rsc>
</interconnect_usage_summary>
<mep_data>
	<command_line>quartus_fit --read_settings_files=off --write_settings_files=off clkscan3 -c clkscan3</command_line>
</mep_data>
<software_data>
	<smart_recompile>off</smart_recompile>
</software_data>
<messages>
	<warning>Warning: The following 3 pins have nothing, GND, or VCC driving datain port -- changes to this connectivity may change fitting results</warning>
	<info>Info: Quartus II Fitter was successful. 0 errors, 1 warning</info>
	<info>Info: Elapsed time: 00:00:14</info>
	<info>Info: Processing ended: Mon Apr 16 20:38:31 2007</info>
	<info>Info: Pin scan_en[3] has GND driving its datain port</info>
	<info>Info: Pin scan_en[6] has GND driving its datain port</info>
</messages>
<fitter_settings>
	<row>
		<option>Device</option>
		<setting>EP1C12Q240C8</setting>
	</row>
	<row>
		<option>Use smart compilation</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Placement Effort Multiplier</option>
		<setting>1.0</setting>
		<default_value>1.0</default_value>
	</row>
	<row>
		<option>Router Effort Multiplier</option>
		<setting>1.0</setting>
		<default_value>1.0</default_value>
	</row>
	<row>
		<option>Optimize Hold Timing</option>
		<setting>IO Paths and Minimum TPD Paths</setting>
		<default_value>IO Paths and Minimum TPD Paths</default_value>
	</row>
	<row>
		<option>Optimize Fast-Corner Timing</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Optimize Timing</option>
		<setting>Normal compilation</setting>
		<default_value>Normal compilation</default_value>
	</row>
	<row>
		<option>Optimize IOC Register Placement for Timing</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Limit to One Fitting Attempt</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Final Placement Optimizations</option>
		<setting>Automatically</setting>
		<default_value>Automatically</default_value>
	</row>
	<row>
		<option>Fitter Initial Placement Seed</option>
		<setting>1</setting>
		<default_value>1</default_value>
	</row>
	<row>
		<option>Slow Slew Rate</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>PCI I/O</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Weak Pull-Up Resistor</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Enable Bus-Hold Circuitry</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Auto Global Memory Control Signals</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Auto Packed Registers -- Cyclone</option>
		<setting>Auto</setting>
		<default_value>Auto</default_value>
	</row>
	<row>
		<option>Auto Delay Chains</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Auto Merge PLLs</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Perform Physical Synthesis for Combinational Logic</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Perform Register Duplication</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Perform Register Retiming</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Fitter Effort</option>
		<setting>Auto Fit</setting>
		<default_value>Auto Fit</default_value>
	</row>
	<row>
		<option>Physical Synthesis Effort Level</option>
		<setting>Normal</setting>
		<default_value>Normal</default_value>
	</row>
	<row>
		<option>Logic Cell Insertion - Logic Duplication</option>
		<setting>Auto</setting>
		<default_value>Auto</default_value>
	</row>
	<row>
		<option>Auto Register Duplication</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Auto Global Clock</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Auto Global Register Control Signals</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
</fitter_settings>
<fitter_device_options>
	<row>
		<option>Enable user-supplied start-up clock (CLKUSR)</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Enable device-wide reset (DEV_CLRn)</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Enable device-wide output enable (DEV_OE)</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Enable INIT_DONE output</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Configuration scheme</option>
		<setting>Active Serial</setting>
	</row>
	<row>
		<option>Error detection CRC</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Reserve all unused pins</option>
		<setting>As output driving ground</setting>
	</row>
	<row>
		<option>Base pin-out file on sameframe device</option>
		<setting>Off</setting>
	</row>
</fitter_device_options>
<input_pins>
	<row>
		<name>clk</name>
		<pin__>28</pin__>
		<i_o_bank>1</i_o_bank>
		<x_coordinate>0</x_coordinate>
		<y_coordinate>15</y_coordinate>
		<cell_number>2</cell_number>
		<combinational_fan_out>40</combinational_fan_out>
		<registered_fan_out>0</registered_fan_out>
		<global>yes</global>
		<input_register>no</input_register>
		<power_up_high>no</power_up_high>
		<pci_i_o_enabled>no</pci_i_o_enabled>
		<bus_hold>no</bus_hold>
		<weak_pull_up>Off</weak_pull_up>
		<i_o_standard>LVTTL</i_o_standard>
		<termination>Off</termination>
		<location_assigned_by>User</location_assigned_by>
	</row>
	<row>
		<name>reset</name>
		<pin__>128</pin__>
		<i_o_bank>3</i_o_bank>
		<x_coordinate>53</x_coordinate>
		<y_coordinate>3</y_coordinate>
		<cell_number>0</cell_number>
		<combinational_fan_out>1</combinational_fan_out>
		<registered_fan_out>0</registered_fan_out>
		<global>no</global>
		<input_register>no</input_register>
		<power_up_high>no</power_up_high>
		<pci_i_o_enabled>no</pci_i_o_enabled>
		<bus_hold>no</bus_hold>
		<weak_pull_up>Off</weak_pull_up>
		<i_o_standard>LVTTL</i_o_standard>
		<termination>Off</termination>
		<location_assigned_by>User</location_assigned_by>
	</row>
	<row>
		<name>start</name>
		<pin__>132</pin__>
		<i_o_bank>3</i_o_bank>
		<x_coordinate>53</x_coordinate>
		<y_coordinate>4</y_coordinate>
		<cell_number>1</cell_number>
		<combinational_fan_out>1</combinational_fan_out>
		<registered_fan_out>0</registered_fan_out>
		<global>no</global>
		<input_register>no</input_register>
		<power_up_high>no</power_up_high>
		<pci_i_o_enabled>no</pci_i_o_enabled>
		<bus_hold>no</bus_hold>
		<weak_pull_up>Off</weak_pull_up>
		<i_o_standard>LVTTL</i_o_standard>
		<termination>Off</termination>
		<location_assigned_by>User</location_assigned_by>
	</row>
</input_pins>
<output_pins>
	<row>

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
成人av电影在线| 精品久久久三级丝袜| 欧美一区二区女人| 久久久久久**毛片大全| 亚洲午夜久久久久久久久久久| 亚洲bt欧美bt精品777| 国产精华液一区二区三区| 欧美三级视频在线播放| 国产精品伦一区| 国内外精品视频| 日韩欧美中文字幕一区| 亚洲五月六月丁香激情| 色香蕉久久蜜桃| 中文子幕无线码一区tr| 91美女片黄在线观看| 久久久久久久久久久黄色| 日韩高清欧美激情| 在线精品视频一区二区三四| 国产精品久久久久久久蜜臀 | 一区二区三区国产精华| 国产成人精品免费在线| 精品久久一区二区| 老汉av免费一区二区三区| 欧美日韩国产成人在线免费| 亚洲一区在线视频观看| 欧美影片第一页| 一区二区三区日韩在线观看| 91免费国产在线| 亚洲日本欧美天堂| 一本久久综合亚洲鲁鲁五月天| 国产精品久久久久毛片软件| 成人av电影在线网| 亚洲精选一二三| 欧美日韩一区三区| 日韩精品午夜视频| 精品日韩av一区二区| 精品一区二区三区香蕉蜜桃| 久久综合色8888| 国产精品一区专区| 国产精品天天看| 91污在线观看| 午夜精品久久久久影视| 欧美精品久久天天躁| 日本va欧美va瓶| 精品国产乱码久久久久久免费 | 欧美xxx久久| 国内外精品视频| 国产精品电影院| 一本色道亚洲精品aⅴ| 亚洲成人自拍偷拍| 欧美电视剧在线看免费| 国产乱子伦视频一区二区三区| 国产日韩影视精品| 日本道精品一区二区三区| 亚洲第一精品在线| 欧美电影精品一区二区| 99精品在线免费| 午夜欧美在线一二页| 亚洲精品一区在线观看| 99麻豆久久久国产精品免费优播| 亚洲国产婷婷综合在线精品| 欧美成人国产一区二区| av爱爱亚洲一区| 日本午夜一区二区| 国产精品色哟哟网站| 欧美精品一二三区| 东方欧美亚洲色图在线| 亚洲一线二线三线久久久| 久久午夜老司机| 欧美性videosxxxxx| 国产一区在线不卡| 亚洲四区在线观看| 精品处破学生在线二十三| 91网页版在线| 狠狠狠色丁香婷婷综合久久五月| 亚洲欧美日韩在线不卡| 日韩欧美电影在线| 91久久精品一区二区| 激情欧美一区二区| 亚洲国产精品久久久久婷婷884| 久久亚洲一级片| 欧美日韩综合在线免费观看| 国产成人在线看| 日韩激情av在线| 亚洲精品国产无套在线观| 国产日韩欧美麻豆| 欧美一级一区二区| 日本精品一区二区三区高清 | 国产欧美精品区一区二区三区 | 中文字幕在线免费不卡| 日韩三级视频在线观看| 欧美午夜影院一区| 不卡在线视频中文字幕| 国产一区 二区 三区一级| 图片区小说区区亚洲影院| 亚洲免费视频成人| 国产精品国产三级国产aⅴ无密码| 日韩精品一区二区三区在线 | 精品精品国产高清a毛片牛牛| 在线亚洲一区二区| 99精品视频在线观看| 国产成人一级电影| 国产一区二区免费在线| 久久se精品一区精品二区| 日本sm残虐另类| 美国欧美日韩国产在线播放| 蜜臀av国产精品久久久久 | 欧美一卡2卡3卡4卡| 欧美色国产精品| 91蝌蚪国产九色| 91丨porny丨国产入口| 成人精品视频一区| 成人精品高清在线| 国产白丝网站精品污在线入口| 久久99国产精品免费| 麻豆国产精品一区二区三区 | 国产成人精品网址| 成人av先锋影音| 成人av在线电影| 色综合天天天天做夜夜夜夜做| 99在线精品观看| 色一情一伦一子一伦一区| 欧美吻胸吃奶大尺度电影| 欧美性受xxxx黑人xyx性爽| 欧美日韩一区二区三区高清| 欧美性受极品xxxx喷水| 3751色影院一区二区三区| 日韩一区二区三区三四区视频在线观看 | 欧美一三区三区四区免费在线看 | 国产一区二区影院| 成人国产在线观看| 日本丶国产丶欧美色综合| 欧美精品在线一区二区三区| 91精品在线观看入口| 久久免费美女视频| 亚洲码国产岛国毛片在线| 亚洲一区二区三区在线看| 老司机精品视频导航| 成人精品gif动图一区| 国产精品欧美一区二区三区| 一区二区三区在线观看动漫| 日本在线不卡视频| 国产大片一区二区| 欧美在线观看视频在线| 精品久久人人做人人爽| 亚洲欧洲国产日韩| 日韩二区三区四区| 国产suv精品一区二区883| 日本高清无吗v一区| 精品三级av在线| 亚洲激情在线激情| 久久91精品久久久久久秒播| 97久久久精品综合88久久| 欧美日韩成人综合| 欧美国产1区2区| 石原莉奈在线亚洲二区| 波多野结衣91| 欧美一区二区三区视频在线观看| 国产精品视频麻豆| 免费人成黄页网站在线一区二区| av亚洲产国偷v产偷v自拍| 日韩三级av在线播放| 亚洲免费视频中文字幕| 国产麻豆精品视频| 欧美喷水一区二区| 亚洲天堂网中文字| 国产精品一区专区| 日韩一区二区中文字幕| 一区二区三区四区国产精品| 国产精品亚洲专一区二区三区 | 国产欧美一区二区精品秋霞影院| 一区二区欧美精品| 国产成人综合在线| 欧美一级二级在线观看| 亚洲精品成人悠悠色影视| 成人av资源站| 久久精品一区二区三区av| 日韩国产一区二| 欧美日韩另类一区| 亚洲三级在线观看| 懂色av一区二区三区蜜臀| 久久午夜羞羞影院免费观看| 日本一区中文字幕| 欧美人狂配大交3d怪物一区| 中文久久乱码一区二区| 国产精品一区二区三区99| 欧美大胆人体bbbb| 日韩国产在线观看一区| 色老汉av一区二区三区| 中文字幕中文在线不卡住| 丁香婷婷综合色啪| 久久蜜桃一区二区| 国产在线不卡视频| 久久久久久久综合狠狠综合| 久久精品二区亚洲w码| 一区二区三区在线观看欧美| 91成人国产精品| 一区二区三区.www| 欧洲av一区二区嗯嗯嗯啊| 亚洲电影一级片|