?? clkscan3.sim.rpt
字號:
Simulator report for clkscan3
Mon Apr 16 20:43:46 2007
Version 5.0 Build 148 04/26/2005 SJ Web Edition
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Simulator Summary
3. Simulator Settings
4. Simulation Waveforms
5. Simulator INI Usage
6. Simulator Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2005 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+--------------------------------------------+
; Simulator Summary ;
+-----------------------------+--------------+
; Type ; Value ;
+-----------------------------+--------------+
; Simulation Start Time ; 0 ps ;
; Simulation End Time ; 200.0 s ;
; Simulation Netlist Size ; 551 nodes ;
; Simulation Coverage ; 16.78 % ;
; Total Number of Transitions ; 4581589 ;
+-----------------------------+--------------+
+-------------------------------------------------------------------------------------------+
; Simulator Settings ;
+-------------------------------------------------------+-----------------------------------+
; Option ; Setting ;
+-------------------------------------------------------+-----------------------------------+
; Simulation mode ; Timing ;
; Start time ; 0ns ;
; Vector input source ; E:/clk_scan/clkscan3/timer.vwf ;
; Add pins automatically to simulation output waveforms ; On ;
; Check outputs ; Off ;
; Report simulation coverage ; On ;
; Detect setup and hold time violations ; Off ;
; Detect glitches ; Off ;
; Automatically save/load simulation netlist ; Off ;
; Disable timing delays in Timing Simulation ; Off ;
; Generate Signal Activity File ; On ;
; Signal Activity File output destination ; E:/clk_scan/clkscan3/clkscan3.saf ;
; Glitch Filtering ; On ;
+-------------------------------------------------------+-----------------------------------+
+----------------------+
; Simulation Waveforms ;
+----------------------+
Waveform report data cannot be output to ASCII.
Please use Quartus II to view the waveform report data.
+---------------------+
; Simulator INI Usage ;
+--------+------------+
; Option ; Usage ;
+--------+------------+
+--------------------+
; Simulator Messages ;
+--------------------+
Info: *******************************************************************
Info: Running Quartus II Simulator
Info: Version 5.0 Build 148 04/26/2005 SJ Web Edition
Info: Processing started: Mon Apr 16 20:41:52 2007
Info: Command: quartus_sim --read_settings_files=on --write_settings_files=off clkscan3 -c clkscan3
Warning: Can't display state machine states -- register holding state machine bit "|clkscan3|clkscan:inst7|state.101" was synthesized away
Warning: Can't display state machine states -- register holding state machine bit "|clkscan3|clkscan:inst7|state.001" was synthesized away
Warning: Can't display state machine states -- register holding state machine bit "|clkscan3|clkscan:inst7|state.010" was synthesized away
Warning: Can't display state machine states -- register holding state machine bit "|clkscan3|clkscan:inst7|state.011" was synthesized away
Warning: Can't display state machine states -- register holding state machine bit "|clkscan3|clkscan:inst7|state.100" was synthesized away
Warning: Can't display state machine states -- register holding state machine bit "|clkscan3|clkscan:inst7|state.000" was synthesized away
Warning: Ignored node in vector source file. Can't find corresponding node name "day" in design.
Warning: Ignored node in vector source file. Can't find corresponding node name "hour[7]" in design.
Warning: Ignored node in vector source file. Can't find corresponding node name "hour[6]" in design.
Warning: Ignored node in vector source file. Can't find corresponding node name "hour[5]" in design.
Warning: Ignored node in vector source file. Can't find corresponding node name "hour[4]" in design.
Warning: Ignored node in vector source file. Can't find corresponding node name "hour[3]" in design.
Warning: Ignored node in vector source file. Can't find corresponding node name "hour[2]" in design.
Warning: Ignored node in vector source file. Can't find corresponding node name "hour[1]" in design.
Warning: Ignored node in vector source file. Can't find corresponding node name "hour[0]" in design.
Warning: Ignored node in vector source file. Can't find corresponding node name "min[7]" in design.
Warning: Ignored node in vector source file. Can't find corresponding node name "min[6]" in design.
Warning: Ignored node in vector source file. Can't find corresponding node name "min[5]" in design.
Warning: Ignored node in vector source file. Can't find corresponding node name "min[4]" in design.
Warning: Ignored node in vector source file. Can't find corresponding node name "min[3]" in design.
Warning: Ignored node in vector source file. Can't find corresponding node name "min[2]" in design.
Warning: Ignored node in vector source file. Can't find corresponding node name "min[1]" in design.
Warning: Ignored node in vector source file. Can't find corresponding node name "min[0]" in design.
Warning: Ignored node in vector source file. Can't find corresponding node name "sec[7]" in design.
Warning: Ignored node in vector source file. Can't find corresponding node name "sec[6]" in design.
Warning: Ignored node in vector source file. Can't find corresponding node name "sec[5]" in design.
Warning: Ignored node in vector source file. Can't find corresponding node name "sec[4]" in design.
Warning: Ignored node in vector source file. Can't find corresponding node name "sec[3]" in design.
Warning: Ignored node in vector source file. Can't find corresponding node name "sec[2]" in design.
Warning: Ignored node in vector source file. Can't find corresponding node name "sec[1]" in design.
Warning: Ignored node in vector source file. Can't find corresponding node name "sec[0]" in design.
Warning: Ignored node in vector source file. Can't find corresponding node name "h_clk" in design.
Warning: Ignored node in vector source file. Can't find corresponding node name "min_clk" in design.
Info: Simulation coverage is 16.78 %
Info: Number of transitions in simulation is 4581589
Info: Created Signal Activity File E:/clk_scan/clkscan3/clkscan3.saf
Info: Quartus II Simulator was successful. 0 errors, 33 warnings
Info: Processing ended: Mon Apr 16 20:43:44 2007
Info: Elapsed time: 00:01:52
?? 快捷鍵說明
復制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -