亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? rom_form.vhd

?? Xilinx ISE9.x FPGACPLD設(shè)計(jì)指南 原書光盤上的源碼 包含大量vhdl源碼
?? VHD
字號(hào):
ROM_form.vhd

Ken Chapman (Xilinx Ltd) July 2003

This is the VHDL template file for the KCPSM3 assembler.
It is used to configure a Spartan-3, Virtex-II or Virtex-IIPRO block RAM to act as 
a single port program ROM.

This VHDL file is not valid as input directly into a synthesis or simulation tool.
The assembler will read this template and insert the data required to complete the 
definition of program ROM and write it out to a new '.vhd' file associated with the 
name of the original '.psm' file being assembled.

This template can be modified to define alternative memory definitions such as dual port.
However, you are responsible for ensuring the template is correct as the assembler does 
not perform any checking of the VHDL.

The assembler identifies all text enclosed by {} characters, and replaces these
character strings. All templates should include these {} character strings for 
the assembler to work correctly. 

****************************************************************************************
	
This template defines a block RAM configured in 1024 x 18-bit single port mode and 
conneceted to act as a single port ROM.

****************************************************************************************

The next line is used to determine where the template actually starts and must exist.
{begin template}
--
-- Definition of a single port ROM for KCPSM3 program defined by {name}.psm
-- and assmbled using KCPSM3 assembler.
--
-- Standard IEEE libraries
--
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.STD_LOGIC_ARITH.ALL;
use IEEE.STD_LOGIC_UNSIGNED.ALL;
--
-- The Unisim Library is used to define Xilinx primitives. It is also used during
-- simulation. The source can be viewed at %XILINX%\vhdl\src\unisims\unisim_VCOMP.vhd
--  
library unisim;
use unisim.vcomponents.all;
--
--
entity {name} is
    Port (      address : in std_logic_vector(9 downto 0);
            instruction : out std_logic_vector(17 downto 0);
                    clk : in std_logic);
    end {name};
--
architecture low_level_definition of {name} is
--
-- Attributes to define ROM contents during implementation synthesis. 
-- The information is repeated in the generic map for functional simulation
--
attribute INIT_00 : string; 
attribute INIT_01 : string; 
attribute INIT_02 : string; 
attribute INIT_03 : string; 
attribute INIT_04 : string; 
attribute INIT_05 : string; 
attribute INIT_06 : string; 
attribute INIT_07 : string; 
attribute INIT_08 : string; 
attribute INIT_09 : string; 
attribute INIT_0A : string; 
attribute INIT_0B : string; 
attribute INIT_0C : string; 
attribute INIT_0D : string; 
attribute INIT_0E : string; 
attribute INIT_0F : string; 
attribute INIT_10 : string; 
attribute INIT_11 : string; 
attribute INIT_12 : string; 
attribute INIT_13 : string; 
attribute INIT_14 : string; 
attribute INIT_15 : string; 
attribute INIT_16 : string; 
attribute INIT_17 : string; 
attribute INIT_18 : string; 
attribute INIT_19 : string; 
attribute INIT_1A : string; 
attribute INIT_1B : string; 
attribute INIT_1C : string; 
attribute INIT_1D : string; 
attribute INIT_1E : string; 
attribute INIT_1F : string; 
attribute INIT_20 : string; 
attribute INIT_21 : string; 
attribute INIT_22 : string; 
attribute INIT_23 : string; 
attribute INIT_24 : string; 
attribute INIT_25 : string; 
attribute INIT_26 : string; 
attribute INIT_27 : string; 
attribute INIT_28 : string; 
attribute INIT_29 : string; 
attribute INIT_2A : string; 
attribute INIT_2B : string; 
attribute INIT_2C : string; 
attribute INIT_2D : string; 
attribute INIT_2E : string; 
attribute INIT_2F : string; 
attribute INIT_30 : string; 
attribute INIT_31 : string; 
attribute INIT_32 : string; 
attribute INIT_33 : string; 
attribute INIT_34 : string; 
attribute INIT_35 : string; 
attribute INIT_36 : string; 
attribute INIT_37 : string; 
attribute INIT_38 : string; 
attribute INIT_39 : string; 
attribute INIT_3A : string; 
attribute INIT_3B : string; 
attribute INIT_3C : string; 
attribute INIT_3D : string; 
attribute INIT_3E : string; 
attribute INIT_3F : string; 
attribute INITP_00 : string;
attribute INITP_01 : string;
attribute INITP_02 : string;
attribute INITP_03 : string;
attribute INITP_04 : string;
attribute INITP_05 : string;
attribute INITP_06 : string;
attribute INITP_07 : string;
--
-- Attributes to define ROM contents during implementation synthesis.
--
attribute INIT_00 of ram_1024_x_18  : label is "{INIT_00}";
attribute INIT_01 of ram_1024_x_18  : label is "{INIT_01}";
attribute INIT_02 of ram_1024_x_18  : label is "{INIT_02}";
attribute INIT_03 of ram_1024_x_18  : label is "{INIT_03}";
attribute INIT_04 of ram_1024_x_18  : label is "{INIT_04}";
attribute INIT_05 of ram_1024_x_18  : label is "{INIT_05}";
attribute INIT_06 of ram_1024_x_18  : label is "{INIT_06}";
attribute INIT_07 of ram_1024_x_18  : label is "{INIT_07}";
attribute INIT_08 of ram_1024_x_18  : label is "{INIT_08}";
attribute INIT_09 of ram_1024_x_18  : label is "{INIT_09}";
attribute INIT_0A of ram_1024_x_18  : label is "{INIT_0A}";
attribute INIT_0B of ram_1024_x_18  : label is "{INIT_0B}";
attribute INIT_0C of ram_1024_x_18  : label is "{INIT_0C}";
attribute INIT_0D of ram_1024_x_18  : label is "{INIT_0D}";
attribute INIT_0E of ram_1024_x_18  : label is "{INIT_0E}";
attribute INIT_0F of ram_1024_x_18  : label is "{INIT_0F}";
attribute INIT_10 of ram_1024_x_18  : label is "{INIT_10}";
attribute INIT_11 of ram_1024_x_18  : label is "{INIT_11}";
attribute INIT_12 of ram_1024_x_18  : label is "{INIT_12}";
attribute INIT_13 of ram_1024_x_18  : label is "{INIT_13}";
attribute INIT_14 of ram_1024_x_18  : label is "{INIT_14}";
attribute INIT_15 of ram_1024_x_18  : label is "{INIT_15}";
attribute INIT_16 of ram_1024_x_18  : label is "{INIT_16}";
attribute INIT_17 of ram_1024_x_18  : label is "{INIT_17}";
attribute INIT_18 of ram_1024_x_18  : label is "{INIT_18}";
attribute INIT_19 of ram_1024_x_18  : label is "{INIT_19}";
attribute INIT_1A of ram_1024_x_18  : label is "{INIT_1A}";
attribute INIT_1B of ram_1024_x_18  : label is "{INIT_1B}";
attribute INIT_1C of ram_1024_x_18  : label is "{INIT_1C}";
attribute INIT_1D of ram_1024_x_18  : label is "{INIT_1D}";
attribute INIT_1E of ram_1024_x_18  : label is "{INIT_1E}";
attribute INIT_1F of ram_1024_x_18  : label is "{INIT_1F}";
attribute INIT_20 of ram_1024_x_18  : label is "{INIT_20}";
attribute INIT_21 of ram_1024_x_18  : label is "{INIT_21}";
attribute INIT_22 of ram_1024_x_18  : label is "{INIT_22}";
attribute INIT_23 of ram_1024_x_18  : label is "{INIT_23}";
attribute INIT_24 of ram_1024_x_18  : label is "{INIT_24}";
attribute INIT_25 of ram_1024_x_18  : label is "{INIT_25}";
attribute INIT_26 of ram_1024_x_18  : label is "{INIT_26}";
attribute INIT_27 of ram_1024_x_18  : label is "{INIT_27}";
attribute INIT_28 of ram_1024_x_18  : label is "{INIT_28}";
attribute INIT_29 of ram_1024_x_18  : label is "{INIT_29}";
attribute INIT_2A of ram_1024_x_18  : label is "{INIT_2A}";
attribute INIT_2B of ram_1024_x_18  : label is "{INIT_2B}";
attribute INIT_2C of ram_1024_x_18  : label is "{INIT_2C}";
attribute INIT_2D of ram_1024_x_18  : label is "{INIT_2D}";
attribute INIT_2E of ram_1024_x_18  : label is "{INIT_2E}";
attribute INIT_2F of ram_1024_x_18  : label is "{INIT_2F}";
attribute INIT_30 of ram_1024_x_18  : label is "{INIT_30}";
attribute INIT_31 of ram_1024_x_18  : label is "{INIT_31}";
attribute INIT_32 of ram_1024_x_18  : label is "{INIT_32}";
attribute INIT_33 of ram_1024_x_18  : label is "{INIT_33}";
attribute INIT_34 of ram_1024_x_18  : label is "{INIT_34}";
attribute INIT_35 of ram_1024_x_18  : label is "{INIT_35}";
attribute INIT_36 of ram_1024_x_18  : label is "{INIT_36}";
attribute INIT_37 of ram_1024_x_18  : label is "{INIT_37}";
attribute INIT_38 of ram_1024_x_18  : label is "{INIT_38}";
attribute INIT_39 of ram_1024_x_18  : label is "{INIT_39}";
attribute INIT_3A of ram_1024_x_18  : label is "{INIT_3A}";
attribute INIT_3B of ram_1024_x_18  : label is "{INIT_3B}";
attribute INIT_3C of ram_1024_x_18  : label is "{INIT_3C}";
attribute INIT_3D of ram_1024_x_18  : label is "{INIT_3D}";
attribute INIT_3E of ram_1024_x_18  : label is "{INIT_3E}";
attribute INIT_3F of ram_1024_x_18  : label is "{INIT_3F}";
attribute INITP_00 of ram_1024_x_18 : label is "{INITP_00}";
attribute INITP_01 of ram_1024_x_18 : label is "{INITP_01}";
attribute INITP_02 of ram_1024_x_18 : label is "{INITP_02}";
attribute INITP_03 of ram_1024_x_18 : label is "{INITP_03}";
attribute INITP_04 of ram_1024_x_18 : label is "{INITP_04}";
attribute INITP_05 of ram_1024_x_18 : label is "{INITP_05}";
attribute INITP_06 of ram_1024_x_18 : label is "{INITP_06}";
attribute INITP_07 of ram_1024_x_18 : label is "{INITP_07}";
--
begin
--
  --Instantiate the Xilinx primitive for a block RAM
  ram_1024_x_18: RAMB16_S18
  --synthesis translate_off
  --INIT values repeated to define contents for functional simulation
  generic map ( INIT_00 => X"{INIT_00}",
                INIT_01 => X"{INIT_01}",
                INIT_02 => X"{INIT_02}",
                INIT_03 => X"{INIT_03}",
                INIT_04 => X"{INIT_04}",
                INIT_05 => X"{INIT_05}",
                INIT_06 => X"{INIT_06}",
                INIT_07 => X"{INIT_07}",
                INIT_08 => X"{INIT_08}",
                INIT_09 => X"{INIT_09}",
                INIT_0A => X"{INIT_0A}",
                INIT_0B => X"{INIT_0B}",
                INIT_0C => X"{INIT_0C}",
                INIT_0D => X"{INIT_0D}",
                INIT_0E => X"{INIT_0E}",
                INIT_0F => X"{INIT_0F}",
                INIT_10 => X"{INIT_10}",
                INIT_11 => X"{INIT_11}",
                INIT_12 => X"{INIT_12}",
                INIT_13 => X"{INIT_13}",
                INIT_14 => X"{INIT_14}",
                INIT_15 => X"{INIT_15}",
                INIT_16 => X"{INIT_16}",
                INIT_17 => X"{INIT_17}",
                INIT_18 => X"{INIT_18}",
                INIT_19 => X"{INIT_19}",
                INIT_1A => X"{INIT_1A}",
                INIT_1B => X"{INIT_1B}",
                INIT_1C => X"{INIT_1C}",
                INIT_1D => X"{INIT_1D}",
                INIT_1E => X"{INIT_1E}",
                INIT_1F => X"{INIT_1F}",
                INIT_20 => X"{INIT_20}",
                INIT_21 => X"{INIT_21}",
                INIT_22 => X"{INIT_22}",
                INIT_23 => X"{INIT_23}",
                INIT_24 => X"{INIT_24}",
                INIT_25 => X"{INIT_25}",
                INIT_26 => X"{INIT_26}",
                INIT_27 => X"{INIT_27}",
                INIT_28 => X"{INIT_28}",
                INIT_29 => X"{INIT_29}",
                INIT_2A => X"{INIT_2A}",
                INIT_2B => X"{INIT_2B}",
                INIT_2C => X"{INIT_2C}",
                INIT_2D => X"{INIT_2D}",
                INIT_2E => X"{INIT_2E}",
                INIT_2F => X"{INIT_2F}",
                INIT_30 => X"{INIT_30}",
                INIT_31 => X"{INIT_31}",
                INIT_32 => X"{INIT_32}",
                INIT_33 => X"{INIT_33}",
                INIT_34 => X"{INIT_34}",
                INIT_35 => X"{INIT_35}",
                INIT_36 => X"{INIT_36}",
                INIT_37 => X"{INIT_37}",
                INIT_38 => X"{INIT_38}",
                INIT_39 => X"{INIT_39}",
                INIT_3A => X"{INIT_3A}",
                INIT_3B => X"{INIT_3B}",
                INIT_3C => X"{INIT_3C}",
                INIT_3D => X"{INIT_3D}",
                INIT_3E => X"{INIT_3E}",
                INIT_3F => X"{INIT_3F}",    
               INITP_00 => X"{INITP_00}",
               INITP_01 => X"{INITP_01}",
               INITP_02 => X"{INITP_02}",
               INITP_03 => X"{INITP_03}",
               INITP_04 => X"{INITP_04}",
               INITP_05 => X"{INITP_05}",
               INITP_06 => X"{INITP_06}",
               INITP_07 => X"{INITP_07}")
  --synthesis translate_on
  port map(    DI => "0000000000000000",
              DIP => "00",
               EN => '1',
               WE => '0',
              SSR => '0',
              CLK => clk,
             ADDR => address,
               DO => instruction(15 downto 0),
              DOP => instruction(17 downto 16)); 
--
end low_level_definition;
--
------------------------------------------------------------------------------------
--
-- END OF FILE {name}.vhd
--
------------------------------------------------------------------------------------

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
色综合天天综合网国产成人综合天 | 欧美精品日韩一区| 日韩毛片视频在线看| 成人高清视频在线| 国产精品高潮久久久久无| 成人动漫视频在线| 亚洲免费视频成人| 欧美欧美欧美欧美首页| 热久久一区二区| 精品国产青草久久久久福利| 激情综合网av| 国产精品卡一卡二卡三| 色婷婷综合久久久久中文一区二区| 一区二区三区四区视频精品免费| 欧美片网站yy| 国产精品中文字幕日韩精品| 国产精品麻豆网站| 欧美三级日本三级少妇99| 美女被吸乳得到大胸91| 国产网站一区二区三区| 97精品电影院| 午夜影院在线观看欧美| 欧美电影免费观看高清完整版在线观看 | 1024精品合集| 欧美三区免费完整视频在线观看| 免费久久精品视频| 国产精品三级久久久久三级| 欧美这里有精品| 久久精品久久99精品久久| 国产精品美女久久久久久久久| 欧美三级电影网| 高清av一区二区| 婷婷成人激情在线网| 国产日韩欧美电影| 欧美日韩国产精选| 成人性视频免费网站| 亚洲成人激情综合网| 久久久激情视频| 欧美日韩精品一区二区| 成人一区在线看| 全部av―极品视觉盛宴亚洲| 国产精品国产自产拍高清av| 4438x成人网最大色成网站| 波多野结衣视频一区| 免费xxxx性欧美18vr| 亚洲女性喷水在线观看一区| 久久免费的精品国产v∧| 欧美伦理电影网| 色婷婷精品久久二区二区蜜臀av | 成人av免费网站| 美女视频第一区二区三区免费观看网站| 中文字幕一区av| 日韩二区在线观看| 美国av一区二区| 亚洲视频网在线直播| 欧美精品一区二区三区久久久| 欧美亚洲一区二区在线观看| 成人视屏免费看| 极品少妇一区二区三区精品视频 | 日韩三级视频在线看| 欧美午夜片在线观看| 高清在线不卡av| 在线观看91视频| 91老师国产黑色丝袜在线| 国产高清不卡一区| 久久精品国产久精国产| 日韩高清一区在线| 午夜国产精品一区| 亚洲综合区在线| 亚洲丝袜制服诱惑| 国产精品久久久久7777按摩| 久久久久久免费网| 26uuu国产在线精品一区二区| 91麻豆精品国产91久久久久 | 久久久久综合网| 精品奇米国产一区二区三区| 欧美一区二区三级| 日韩欧美一级片| 日韩欧美国产麻豆| 欧美精品一区二区三区在线 | 久久激情五月婷婷| 韩国精品主播一区二区在线观看| 日韩电影一区二区三区| 美女脱光内衣内裤视频久久影院| 日韩高清在线一区| 狠狠色综合播放一区二区| 黑人精品欧美一区二区蜜桃| 国产美女精品人人做人人爽| 国产精品1区2区| 国产91高潮流白浆在线麻豆| 成人久久18免费网站麻豆 | 91玉足脚交白嫩脚丫在线播放| 欧美日韩国产经典色站一区二区三区| 欧洲精品在线观看| 欧美高清性hdvideosex| 精品少妇一区二区三区日产乱码| 欧美大白屁股肥臀xxxxxx| 久久久影视传媒| 中文字幕一区二区不卡| 一区二区三区四区视频精品免费| 亚洲电影视频在线| 美国毛片一区二区三区| 国产999精品久久久久久绿帽| aaa亚洲精品| 欧美性感一区二区三区| 日韩欧美国产小视频| 中文字幕第一页久久| 亚洲一级二级在线| 久久精品av麻豆的观看方式| 成人免费毛片嘿嘿连载视频| 色av成人天堂桃色av| 欧美一区二区视频在线观看2020| 久久久美女艺术照精彩视频福利播放| 国产精品日产欧美久久久久| 亚洲午夜三级在线| 国产一区二区三区日韩| 91在线精品一区二区三区| 3d动漫精品啪啪1区2区免费| 日本一区二区免费在线观看视频 | 不卡av在线网| 欧美日本在线观看| 亚洲国产精华液网站w| 亚洲一区二区三区三| 国产在线精品一区在线观看麻豆| 99久久99精品久久久久久| 欧美日韩国产精选| 国产精品久久久久毛片软件| 天天影视涩香欲综合网| 成人性视频网站| 日韩一级完整毛片| 一区二区三区四区亚洲| 国产精品一区二区不卡| 欧美人伦禁忌dvd放荡欲情| 国产精品视频麻豆| 毛片不卡一区二区| 久久久综合激的五月天| 亚洲一区二区三区四区的| 国产91富婆露脸刺激对白| 91麻豆精品国产91| 亚洲欧美日韩一区二区三区在线观看| 久久精品国产亚洲高清剧情介绍| 色婷婷久久久亚洲一区二区三区| 久久综合九色欧美综合狠狠 | 99麻豆久久久国产精品免费| 精品国产一区二区亚洲人成毛片 | 国产成人免费av在线| 欧美一区二区三区不卡| 亚洲综合图片区| 91日韩精品一区| 中文字幕av一区二区三区高| 久久国产欧美日韩精品| 欧美老肥妇做.爰bbww视频| 亚洲天堂免费在线观看视频| 国产精品18久久久久久久网站| 欧美男生操女生| 亚洲一二三专区| 91黄色小视频| 亚洲天堂a在线| 99精品视频在线免费观看| 国产欧美一区二区精品仙草咪| 老司机精品视频线观看86| 欧美精品 国产精品| 亚洲成在线观看| 欧美日韩第一区日日骚| 亚洲国产一区二区在线播放| 91国偷自产一区二区三区观看 | 欧美mv日韩mv| 麻豆成人在线观看| 91精品国产一区二区人妖| 亚洲成人一区二区在线观看| 在线国产电影不卡| 亚洲在线观看免费视频| 欧美三级视频在线观看| 亚洲成人动漫在线观看| 欧美日韩国产成人在线免费| 偷拍日韩校园综合在线| 91麻豆精品国产自产在线 | 中文字幕亚洲欧美在线不卡| www.在线欧美| 亚洲蜜桃精久久久久久久| 一本色道久久加勒比精品| 亚洲一线二线三线视频| 欧美撒尿777hd撒尿| 免费观看一级欧美片| 精品国产1区2区3区| 粉嫩aⅴ一区二区三区四区五区| 国产精品全国免费观看高清 | 欧美自拍丝袜亚洲| 日韩电影在线观看电影| 日韩精品在线一区| 国产成人无遮挡在线视频| 中文字幕国产一区| 91久久精品国产91性色tv| 日韩在线播放一区二区| 精品国产乱码久久久久久久 | 一本色道久久综合亚洲aⅴ蜜桃| 亚洲国产中文字幕| 欧美成va人片在线观看| 丁香激情综合五月| 亚洲精选在线视频|