亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? tms320f2812利用異步串口與計算機進行數據接收與發送子程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   Uint16     RCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEB15:1;      // 15  Receive Channel enable bit   
}; 

union RCERB_REG {
   Uint16                all;
   struct  RCERB_BITS  bit;
};

// XCERA control register bit definitions:
struct  XCERA_BITS {       // bit description
   Uint16     XCEA0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEA1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEA2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEA3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEA4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEA5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEA6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEA7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEA8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEA9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEA10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEA11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEA12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEA13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEA14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEA15:1;      // 15  Receive Channel enable bit 
}; 

union XCERA_REG {
   Uint16                all;
   struct  XCERA_BITS  bit;
};  

// XCERB control register bit definitions:
struct  XCERB_BITS {       // bit description
   Uint16     XCEB0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEB1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEB2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEB3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEB4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEB5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEB6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEB7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEB8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEB9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEB10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEB11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEB12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEB13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEB14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEB15:1;      // 15  Receive Channel enable bit 
}; 

union XCERB_REG {
   Uint16                all;
   struct  XCERB_BITS  bit;
};
  
// PCR1 control register bit definitions:
struct  PCR1_BITS {        // bit description
   Uint16     CLKRP:1;       // 0   Receive Clock polarity
   Uint16     CLKXP:1;       // 1   Transmit clock polarity  
   Uint16     FSRP:1;        // 2   Receive Frame synchronization polarity  
   Uint16     FSXP:1;        // 3   Transmit Frame synchronization polarity   
   Uint16     DR_STAT:1;     // 4   DR pin status - reserved for this McBSP  
   Uint16     DX_STAT:1;     // 5   DX pin status - reserved for this McBSP  
   Uint16     CLKS_STAT:1;   // 6   CLKS pin status - reserved for 28x -McBSP  
   Uint16     SCLKME:1;      // 7   Enhanced sample clock mode selection bit.
   Uint16     CLKRM:1;       // 8   Receiver Clock Mode 
   Uint16     CLKXM:1;       // 9   Transmitter Clock Mode.  
   Uint16     FSRM:1;        // 10  Receive Frame Synchronization Mode  
   Uint16     FSXM:1;        // 11  Transmit Frame Synchronization Mode
   Uint16     RIOEN:1;       // 12  General Purpose I/O Mode - reserved in this 28x-McBSP    
   Uint16     XIOEN:1;       // 13  General Purpose I/O Mode - reserved in this 28x-McBSP
   Uint16     IDEL_EN:1;     // 14  reserved in this 28x-McBSP
   Uint16     rsvd:1  ;      // 15  reserved
}; 

union PCR1_REG {
   Uint16               all;
   struct  PCR1_BITS  bit;
};
  
// RCERC control register bit definitions:
struct  RCERC_BITS {       // bit description
   Uint16     RCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEC15:1;      // 15  Receive Channel enable bit 
}; 

union RCERC_REG {
   Uint16                all;
   struct  RCERC_BITS  bit;
};  

// RCERD control register bit definitions:
struct  RCERD_BITS {       // bit description
   Uint16     RCED0:1;       // 0   Receive Channel enable bit  
   Uint16     RCED1:1;       // 1   Receive Channel enable bit  
   Uint16     RCED2:1;       // 2   Receive Channel enable bit  
   Uint16     RCED3:1;       // 3   Receive Channel enable bit   
   Uint16     RCED4:1;       // 4   Receive Channel enable bit  
   Uint16     RCED5:1;       // 5   Receive Channel enable bit  
   Uint16     RCED6:1;       // 6   Receive Channel enable bit  
   Uint16     RCED7:1;       // 7   Receive Channel enable bit 
   Uint16     RCED8:1;       // 8   Receive Channel enable bit  
   Uint16     RCED9:1;       // 9   Receive Channel enable bit  
   Uint16     RCED10:1;      // 10  Receive Channel enable bit  
   Uint16     RCED11:1;      // 11  Receive Channel enable bit 
   Uint16     RCED12:1;      // 12  Receive Channel enable bit  
   Uint16     RCED13:1;      // 13  Receive Channel enable bit  
   Uint16     RCED14:1;      // 14  Receive Channel enable bit  
   Uint16     RCED15:1;      // 15  Receive Channel enable bit 
}; 

union RCERD_REG {
   Uint16                all;
   struct  RCERD_BITS  bit;
};

// XCERC control register bit definitions:
struct  XCERC_BITS {       // bit description
   Uint16     XCEC0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEC1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEC2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEC3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEC4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEC5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEC6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEC7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEC8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEC9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEC10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEC11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEC12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEC13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEC14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEC15:1;      // 15  Receive Channel enable bit 
}; 

union XCERC_REG {
   Uint16                all;
   struct  XCERC_BITS  bit;
};  

// XCERD control register bit definitions:
struct  XCERD_BITS {       // bit description
   Uint16     XCED0:1;       // 0   Receive Channel enable bit  
   Uint16     XCED1:1;       // 1   Receive Channel enable bit  
   Uint16     XCED2:1;       // 2   Receive Channel enable bit  
   Uint16     XCED3:1;       // 3   Receive Channel enable bit   
   Uint16     XCED4:1;       // 4   Receive Channel enable bit  
   Uint16     XCED5:1;       // 5   Receive Channel enable bit  
   Uint16     XCED6:1;       // 6   Receive Channel enable bit  
   Uint16     XCED7:1;       // 7   Receive Channel enable bit 
   Uint16     XCED8:1;       // 8   Receive Channel enable bit  
   Uint16     XCED9:1;       // 9   Receive Channel enable bit  
   Uint16     XCED10:1;      // 10  Receive Channel enable bit  
   Uint16     XCED11:1;      // 11  Receive Channel enable bit 
   Uint16     XCED12:1;      // 12  Receive Channel enable bit  
   Uint16     XCED13:1;      // 13  Receive Channel enable bit  
   Uint16     XCED14:1;      // 14  Receive Channel enable bit  
   Uint16     XCED15:1;      // 15  Receive Channel enable bit 
}; 

union XCERD_REG {
   Uint16                all;
   struct  XCERD_BITS  bit;
};
  
// RCERE control register bit definitions:
struct  RCERE_BITS {       // bit description
   Uint16     RCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEE15:1;      // 15  Receive Channel enable bit 
}; 

union RCERE_REG {
   Uint16                all;
   struct  RCERE_BITS  bit;
};  

// RCERF control register bit definitions:
struct  RCERF_BITS {       // bit   description
   Uint16     RCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEF15:1;      // 15  Receive Channel enable bit 
}; 

union RCERF_REG {
   Uint16                all;
   struct  RCERF_BITS  bit;
};

// XCERE control register bit definitions:
struct  XCERE_BITS {       // bit description
   Uint16     XCEE0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEE1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEE2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEE3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEE4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEE5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEE6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEE7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEE8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEE9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEE10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEE11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEE12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEE13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEE14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEE15:1;      // 15  Receive Channel enable bit 
}; 

union XCERE_REG {
   Uint16                all;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
激情伊人五月天久久综合| 91亚洲国产成人精品一区二区三 | 91小视频在线| 欧美一区二区黄| 亚洲色图清纯唯美| 国产一区999| 欧美一级日韩不卡播放免费| 一区二区三区不卡在线观看 | 国产欧美一区二区精品忘忧草| 亚洲午夜久久久久久久久久久| 国产91清纯白嫩初高中在线观看| 69av一区二区三区| 亚洲mv在线观看| 色婷婷综合久久久| 国产精品电影一区二区三区| 麻豆精品国产传媒mv男同| 欧美亚洲精品一区| 亚洲精品日韩一| 99精品在线免费| 国产三级精品三级| 国产成a人亚洲| 2020日本不卡一区二区视频| 美日韩一级片在线观看| 欧美日韩日本视频| 午夜免费久久看| 99久久99久久精品免费观看| 中文字幕高清不卡| 成人夜色视频网站在线观看| 久久一区二区三区四区| 国产精品影视天天线| 精品精品欲导航| 久久91精品久久久久久秒播| 欧美成人三级在线| 久久99精品久久久久久动态图 | 5858s免费视频成人| 亚洲国产裸拍裸体视频在线观看乱了 | 国产精品二三区| 99re亚洲国产精品| 亚洲激情图片qvod| 欧美午夜不卡视频| 五月激情综合网| 日韩午夜小视频| 国产一区二区三区| 国产精品私人影院| 日本韩国欧美一区二区三区| 亚洲大片精品永久免费| 欧美一级高清大全免费观看| 久久99精品久久久| 国产精品入口麻豆原神| 91国模大尺度私拍在线视频| 午夜视频在线观看一区二区三区| 在线播放亚洲一区| 国产在线播放一区三区四| 欧美国产日韩一二三区| 日本精品一级二级| 天天做天天摸天天爽国产一区| 日韩精品一区二区三区视频播放| 国产精品1024久久| 亚洲卡通动漫在线| 欧美α欧美αv大片| 东方aⅴ免费观看久久av| 一区二区在线看| 日韩你懂的电影在线观看| av在线播放一区二区三区| 亚洲成精国产精品女| 久久青草欧美一区二区三区| 色综合久久99| 精品一区二区三区免费视频| 亚洲色图色小说| 精品福利一区二区三区 | 成人免费视频网站在线观看| 一区二区三区波多野结衣在线观看| 欧美一区二区三区在线视频| 粉嫩久久99精品久久久久久夜| 亚洲一区在线观看网站| 26uuu亚洲综合色欧美| 色婷婷亚洲精品| 国产又黄又大久久| 亚洲综合免费观看高清完整版 | 亚洲一区在线看| 国产日产精品一区| 91精品国产91久久综合桃花| 不卡一区二区三区四区| 青青草91视频| 亚洲一区中文日韩| 国产精品久久影院| 26uuu国产电影一区二区| 在线免费不卡电影| 99天天综合性| 国产一区欧美二区| 蜜臀av国产精品久久久久| 亚洲精品免费看| 国产精品欧美极品| 久久久久久久久久久99999| 欧美精品aⅴ在线视频| 97精品国产露脸对白| 国产一区二区在线看| 久久精品99久久久| 日韩一区欧美二区| 一区二区三区四区不卡在线| 国产精品丝袜黑色高跟| 久久亚洲综合色| 欧美成人r级一区二区三区| 欧美色图第一页| 91久久精品一区二区| av一区二区久久| 懂色中文一区二区在线播放| 国产成人免费在线观看不卡| 久久国产欧美日韩精品| 日韩1区2区3区| 丝袜国产日韩另类美女| 亚洲大片精品永久免费| 亚洲午夜精品在线| 亚洲bt欧美bt精品| 午夜激情久久久| 日韩av一区二区在线影视| 青青草国产成人99久久| 轻轻草成人在线| 美女精品自拍一二三四| 美国毛片一区二区三区| 麻豆精品蜜桃视频网站| 国产一区在线观看麻豆| 国产精品1区二区.| av激情综合网| 91在线高清观看| 欧美亚洲综合在线| 欧美精品成人一区二区三区四区| 这里只有精品视频在线观看| 欧美一区二区黄| 久久综合五月天婷婷伊人| 国产日韩欧美一区二区三区乱码| 国产精品素人视频| 亚洲午夜激情网站| 奇米色777欧美一区二区| 国产剧情一区二区三区| 不卡区在线中文字幕| 在线免费观看日本一区| 91精品国产综合久久香蕉的特点| 91精品国产麻豆国产自产在线| 亚洲精品在线三区| 成人免费在线观看入口| 亚洲午夜免费视频| 国产尤物一区二区在线| 91色九色蝌蚪| 日韩一卡二卡三卡四卡| 中文字幕欧美三区| 亚洲午夜av在线| 韩国一区二区在线观看| 99在线精品一区二区三区| 555www色欧美视频| 中文在线一区二区| 亚洲成a人v欧美综合天堂| 精品一区二区三区久久| 色欧美88888久久久久久影院| 欧美一级久久久| 亚洲男同性恋视频| 裸体在线国模精品偷拍| 9色porny自拍视频一区二区| 欧美肥妇bbw| 亚洲欧美日本在线| 国产综合色在线视频区| 欧日韩精品视频| 国产农村妇女精品| 天堂成人国产精品一区| 91小视频在线免费看| 久久伊人蜜桃av一区二区| 午夜婷婷国产麻豆精品| av电影天堂一区二区在线观看| 欧美麻豆精品久久久久久| 国产精品久久久久久户外露出| 热久久久久久久| 欧美日韩一区二区三区高清 | 亚洲va欧美va人人爽午夜| 风间由美一区二区三区在线观看| 欧美日本一区二区三区| 亚洲婷婷综合久久一本伊一区 | 午夜精品国产更新| 97久久超碰国产精品| 久久久久久久av麻豆果冻| 日韩精品高清不卡| 在线一区二区三区做爰视频网站| 国产精品视频一二三| 国产麻豆一精品一av一免费 | 一区二区三区日韩精品视频| 国产成人精品网址| 国产亚洲美州欧州综合国| 久久精品国产免费| 日韩视频免费观看高清在线视频| 亚洲国产精品一区二区www| 91伊人久久大香线蕉| 国产精品嫩草影院av蜜臀| 国产高清无密码一区二区三区| 日韩欧美一卡二卡| 蜜臀久久久久久久| 日韩视频免费观看高清完整版 | 国产拍揄自揄精品视频麻豆| 久久99精品国产| 欧美精品一区二区三区高清aⅴ| 久久精品国内一区二区三区| 日韩午夜在线播放|