亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? tms320f2812利用異步串口與計算機進行數據接收與發送子程序
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
丝袜诱惑制服诱惑色一区在线观看 | 26uuu色噜噜精品一区| 久久99深爱久久99精品| 夜夜操天天操亚洲| 国产精品国产三级国产普通话蜜臀 | 亚洲电影在线免费观看| 中文天堂在线一区| 精品99一区二区| 欧美日韩精品是欧美日韩精品| 99国产精品99久久久久久| 久久激情五月激情| 日本午夜一本久久久综合| 国产一区二区三区电影在线观看| 视频一区二区欧美| 亚洲电影一区二区三区| 亚洲综合在线视频| 一二三区精品福利视频| 亚洲免费在线观看| 亚洲精品伦理在线| 亚洲免费在线视频一区 二区| 国产精品福利一区二区| 欧美一卡二卡在线观看| 日韩精品专区在线| 久久网站热最新地址| 日韩精品在线网站| 欧美大黄免费观看| 国产三级精品三级在线专区| 国产亚洲精品aa| 欧美v亚洲v综合ⅴ国产v| 欧美一区二区大片| 久久久久久麻豆| 中文字幕av一区 二区| 日韩美女视频19| 亚洲高清免费观看| 精品综合免费视频观看| 成人一区在线看| 色8久久人人97超碰香蕉987| 欧美色偷偷大香| 精品国产欧美一区二区| 中文字幕av一区 二区| 亚洲自拍另类综合| 麻豆精品新av中文字幕| 成人免费黄色在线| 欧美日韩一级黄| 精品国内片67194| 亚洲日本一区二区三区| 日本不卡中文字幕| 成人性生交大片免费| 色诱视频网站一区| 欧美一区2区视频在线观看| 国产清纯在线一区二区www| 一区av在线播放| 国产一区二区电影| 欧美亚州韩日在线看免费版国语版| 91精品国产综合久久久蜜臀图片| 久久久99久久| 亚洲成av人片在线| 成人av在线网站| 91精品国产高清一区二区三区 | 99久久夜色精品国产网站| 欧美三级日韩在线| 中文一区二区在线观看| 亚洲第一主播视频| 不卡一区二区三区四区| 精品国内二区三区| 日韩av在线免费观看不卡| 国产精品77777| 欧美精选在线播放| 亚洲国产精品黑人久久久| 日韩av二区在线播放| 91国内精品野花午夜精品| 精品国产1区2区3区| 亚洲va韩国va欧美va精品 | 国产伦理精品不卡| 91免费版pro下载短视频| 久久综合久色欧美综合狠狠| 性做久久久久久| 色狠狠综合天天综合综合| 欧美极品美女视频| 韩国午夜理伦三级不卡影院| 在线综合亚洲欧美在线视频| 一区二区国产盗摄色噜噜| 不卡视频在线观看| 国产精品国产三级国产普通话三级 | 日韩一区二区三区视频在线观看| 亚洲最大的成人av| 91蜜桃免费观看视频| 国产精品久久看| 国产精品一区三区| 日韩亚洲欧美高清| 日韩激情一区二区| 56国语精品自产拍在线观看| 亚洲一二三区在线观看| 在线观看视频一区| 亚洲综合一区在线| 欧美在线小视频| 午夜日韩在线电影| 在线不卡欧美精品一区二区三区| 亚洲成人资源网| 成人免费视频网站在线观看| 国产精品色哟哟网站| 99久久精品免费| 一区二区三区日韩精品视频| 91福利视频网站| 亚洲va国产va欧美va观看| 69av一区二区三区| 韩国在线一区二区| 亚洲国产激情av| 91成人在线精品| 日韩av电影天堂| 久久精品人人做| 色综合网站在线| 午夜不卡av在线| 精品免费国产二区三区| 韩国成人在线视频| 精品日韩一区二区三区| 国产精品一区免费视频| 亚洲日本电影在线| 欧美一级搡bbbb搡bbbb| 粉嫩嫩av羞羞动漫久久久| 亚洲天堂2016| 日韩欧美一区二区视频| 国产精品18久久久| 一级女性全黄久久生活片免费| 欧美一区二区在线观看| 国产+成+人+亚洲欧洲自线| 亚洲欧美福利一区二区| 日韩一区二区不卡| 99精品国产热久久91蜜凸| 亚洲一区二区在线视频| 亚洲精品在线电影| 欧美性色欧美a在线播放| 紧缚奴在线一区二区三区| 自拍偷拍亚洲综合| 日韩精品一区二区在线| 国产精品一卡二卡在线观看| 亚洲综合视频网| 日本一区二区电影| 欧美一级免费观看| 色哟哟在线观看一区二区三区| 精品一区二区三区香蕉蜜桃| 亚洲婷婷国产精品电影人久久| 日韩欧美卡一卡二| 久久久久九九视频| 欧美日韩中文字幕一区| gogo大胆日本视频一区| 精品一区二区三区日韩| 午夜a成v人精品| 最新国产の精品合集bt伙计| 国产夜色精品一区二区av| 91精品免费观看| 欧美影院午夜播放| 粉嫩嫩av羞羞动漫久久久| 日本不卡在线视频| 亚洲另类在线视频| 国产精品久久久久久久久久久免费看 | 综合电影一区二区三区 | 亚洲三级在线播放| 久久久久高清精品| 精品国产欧美一区二区| 日韩一区二区电影网| 欧美福利一区二区| 欧美精品一二三| 欧美精品aⅴ在线视频| 欧美午夜理伦三级在线观看| kk眼镜猥琐国模调教系列一区二区| 国产酒店精品激情| 国产成人免费视| 成人黄色大片在线观看| 国产白丝网站精品污在线入口| 日本va欧美va精品| 狠狠色伊人亚洲综合成人| 另类中文字幕网| 国产成人一区二区精品非洲| 成人午夜在线免费| 欧美日韩一区二区在线观看视频| 欧美一级片在线看| 国产精品人妖ts系列视频| 亚洲永久免费视频| 久久99精品国产91久久来源| 成人黄色a**站在线观看| 欧美亚洲综合另类| 2021中文字幕一区亚洲| 自拍偷拍欧美精品| 美女脱光内衣内裤视频久久网站| 国产传媒日韩欧美成人| 91蝌蚪porny九色| 日韩一区二区中文字幕| 国产精品久久久久婷婷| 婷婷久久综合九色国产成人| 国产精品一区免费在线观看| 在线观看国产日韩| 久久老女人爱爱| 亚洲不卡一区二区三区| 丁香婷婷综合色啪| 欧美一卡2卡3卡4卡| 亚洲精品日日夜夜| 国产精品91一区二区| 3d成人动漫网站| 亚洲女同ⅹxx女同tv|