亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? adds_21161_ezkit.c

?? 語音信號進行Fir濾波
?? C
字號:
#include "ADDS_21161_EzKit.h"
#include <def21161.h>
#include <21160.h>

#include <signal.h>
asm("#include <def21161.h>");


/****************************************************************************************************
/                                                                                                   /
/                            AD1836 - SETUP and Data Routing			                            /
/                                                                                                   /
/    Receives input data from the 2 AD1836 ADCs via SPORT1 and transmits processed audio data 		/
/    back out to the 3 AD1836 Stereo DACs/Line Outputs                                              /
/                                                                                                   /
*****************************************************************************************************
/                                                                                                   /
/   This Serial Port 0 Recieve Interrupt Service Routine performs arithmetic computations on        /
/   the SPORT1 receive DMA buffer (rx_buf) and places results to SPORT1 transmit DMA buffer (tx_buf)/
/                                                                                                   /
/  rx0a_buf[8] - DSP SPORT recieve buffer                                                           /
/  Slot # Description                             DSP Data Memory Address                           /
/  ------ --------------------------------------  -----------------------------------------------   /
/  0      Internal ADC 0 Left Channel             DM(rx0a_buf + 0) = DM(rx0a_buf + Internal_ADC_L0) /
/  1      Internal ADC 1 Left Channel             DM(rx0a_buf + 1) = DM(rx0a_buf + Internal_ADC_L1) /
/  2      External Auxilliary ADC 0 Left Chan.    DM(rx0a_buf + 2) = DM(rx0a_buf + AUX_ADC_L0)      /
/  3      External Auxilliary ADC 1 Left Chan.    DM(rx0a_buf + 3) = DM(rx0a_buf + AUX_ADC_L1)      /
/  4      Internal ADC 1 Right Channel            DM(rx0a_buf + 4) = DM(rx0a_buf + Internal_ADC_R0) /
/  5      Internal ADC 1 Right Channel            DM(rx0a_buf + 5) = DM(rx0a_buf + Internal_ADC_R1) /
/  6      External Auxilliary ADC 0 Right Chan.   DM(rx0a_buf + 6) = DM(rx0a_buf + AUX_DAC_R0)      /
/  7      External Auxilliary ADC 1 Right Chan.   DM(rx0a_buf + 7) = DM(rx0a_buf + AUX_DAC_R1)      /
/                                                                                                   /
/  tx2a_buf[8] - DSP SPORT transmit buffer                                                          /
/  Slot # Description                             DSP Data Memory Address                           /
/  ------ --------------------------------------  -----------------------------------------------   /
/  0      Internal DAC 0 Left Channel             DM(tx0a_buf + 0) = DM(tx0a_buf + Internal_DAC_L0) /
/  1      Internal DAC 1 Left Channel             DM(tx0a_buf + 1) = DM(tx0a_buf + Internal_DAC_L1) /
/  2      Internal DAC 2 Left Channel             DM(tx0a_buf + 2) = DM(tx0a_buf + Internal_DAC_L2) /
/  3      External Auxilliary DAC 0 Left Chan.    DM(rx0a_buf + 3) = DM(tx0a_buf + AUX_DAC_L0)      /
/  4      Internal DAC 0 Right Channel            DM(tx0a_buf + 4) = DM(tx0a_buf + Internal_DAC_R0) /
/  5      Internal DAC 1 Right Channel            DM(tx0a_buf + 5) = DM(tx0a_buf + Internal_DAC_R1) /
/  6      Internal DAC 2 Left Channel             DM(tx0a_buf + 6) = DM(tx0a_buf + Internal_DAC_R3) /
/  7      External Auxilliary DAC 0 Right Chan.   DM(tx0a_buf + 7) = DM(tx0a_buf + AUX_DAC_R0)      /
/                                                                                                   / 
****************************************************************************************************/

int	powerdown_AD1836[4] =  {DAC_CONTROL1 | WRITE_REG | 0x004, 	
							DAC_CONTROL1 | WRITE_REG | 0x004,
							ADC_CONTROL1 | WRITE_REG | 0x080, 	
							ADC_CONTROL1 | WRITE_REG | 0x080};
int powerdown_rx_buf0a[4]; // rx dma dummy buffer not used for anything;

// 	AD1836 codec register commands - Serial SPI 16-bit Word Format as follows:
// 			D15 to D12 	= Codec Register Address
//			D11 		= Read/Write register (1=rd, 0=wr
//			D10 		= reserved bit, clear to zero
//			D9 to D0 	= Data Field for codec register

#define TX_BUF3A_LEN	21

int tx_buf3a[TX_BUF3A_LEN] = //program register commands
				{	DAC_CONTROL1 | WRITE_REG | 0x000, 	// we "OR" in address, rd/wr, and register data
					DAC_CONTROL1 | WRITE_REG | 0x000,	// for ease in reading register values	
					DAC_CONTROL2 | WRITE_REG | 0x000,	// write DAC_CTL1 twice to workaround pwdwn SPI anomaly
					DAC_VOLUME0  | WRITE_REG | 0x3FF,
					DAC_VOLUME1  | WRITE_REG | 0x3FF,
					DAC_VOLUME2  | WRITE_REG | 0x3FF,
					DAC_VOLUME3  | WRITE_REG | 0x3FF,
					DAC_VOLUME4  | WRITE_REG | 0x3FF,
					DAC_VOLUME5  | WRITE_REG | 0x3FF,
					ADC_CONTROL1 | WRITE_REG | 0x000,	// write ADC_CTL1 twice to workaround pwdwn SPI anomaly
					ADC_CONTROL1 | WRITE_REG | 0x000,
					ADC_CONTROL3 | WRITE_REG | 0x000,	// 512*Fs Clock Mode !!!, differential PGA mode
					ADC_CONTROL2 | WRITE_REG | 0x380,	// SOUT MODE = 110 --> TDM Mode, Master device
					ADC_CONTROL2 | WRITE_REG | 0x380,
					// read register commands
					ADC0_PEAK_LEVEL | READ_REG | 0x000, // status will be in rx_buf1a[13-19] memory locations	
					ADC1_PEAK_LEVEL | READ_REG | 0x000,
					ADC2_PEAK_LEVEL | READ_REG | 0x000,
					ADC3_PEAK_LEVEL | READ_REG | 0x000,
					ADC_CONTROL1 	| READ_REG | 0x000,
					ADC_CONTROL2 	| READ_REG | 0x000,
					ADC_CONTROL3 	| READ_REG | 0x000 };	

#define RX_BUF1A_LEN	21
int rx_buf1a[RX_BUF1A_LEN];


void		SPORT_RX_IRQ( int sig_int)
{}

int		Setup_AD1836()
{

	int i;

	/* Powerdown reset of AD1836 */
	*(int *) II3A = (int) powerdown_AD1836;
	*(int *) IM3A = 1;
	*(int *) C3A  = 4;

	*(int *) II1A = (int) powerdown_rx_buf0a;
	*(int *) IM1A = 1;
	*(int *) C1A  = 4;

	*(int *) SP13MCTL = 0;
	*(int *) DIV3 = 0x0011002B;
	*(int *) DIV1 = 0;

	*(int *) SPCTL3 |= DDIR | SDEN_A | LAFS | LFS |  IFS | FSR | CKRE | ICLK | SLEN16 | SPEN_A;

	*(int *) SPCTL1 |= SDEN_A | LAFS | LFS | FSR | CKRE | SLEN16 | SPEN_A; 
	*(int *) SPCTL1 &= (~DDIR & ~IFS & ~ICLK); 

	interruptf(	SIG_SP1I,	SPORT_RX_IRQ);
	interruptf( SIG_SP3I,	SPORT_RX_IRQ);

	while ( (*(int*) DMASTAT) & 0x8 )
		asm("idle;"); 

	interruptf(	SIG_SP1I,	SIG_IGN);
	interruptf( SIG_SP3I,	SIG_IGN);

	/* Now, stall for about 1 second */
	for (i=0;i<3000;i++)
		asm("nop; nop; nop; nop; nop;");

	*(int *) SPCTL1 = 0;
	*(int *) SPCTL3 = 0;

	/* SPORT DMA Setup */
	*(int *) II3A = (int) tx_buf3a;
	*(int *) IM3A = 1;
	*(int *) C3A  = TX_BUF3A_LEN;

	*(int *) II1A = (int) rx_buf1a;
	*(int *) IM1A = 1;
	*(int *) C1A = RX_BUF1A_LEN;

	*(int *) SP13MCTL = 0;

	*(int *) DIV3 = 0x0011002B;
	*(int *) DIV1 = 0;

	*(int *) SPCTL3 |= DDIR | SDEN_A | LAFS | LFS |  IFS | FSR | CKRE | ICLK | SLEN16 | SPEN_A;

	*(int *) SPCTL1 |= SDEN_A | LAFS | LFS | FSR | CKRE | SLEN16 | SPEN_A;
	*(int *) SPCTL1 &= (~DDIR & ~IFS & ~ICLK);

	interruptf(	SIG_SP1I,	SPORT_RX_IRQ);
	interruptf( SIG_SP3I,	SPORT_RX_IRQ);

	while ( (*(int*) DMASTAT) & 0xA )
		asm("idle;"); 

	interruptf(	SIG_SP1I,	SIG_IGN);
	interruptf( SIG_SP3I,	SIG_IGN);

	*(int *) SPCTL1 = 0;
	*(int *) SPCTL3 = 0;

	return 0;

}




int	 	rx0a_buf[8];					/* receive buffer (DMA)*/
int 	tx2a_buf[8] = { 0x00000000,		/* transmit buffer (DMA)*/
				  		0x00000000,
				  		0x00000000,
				  		0x00000000,
				  		0x00000000,
				  		0x00000000,
				  		0x00000000,
				  		0x00000000};
	
/* TCB = "Transfer Control Block" */
/* TCB format:    ECx (length of destination buffer),
				  EMx (destination buffer step size),
				  EIx (destination buffer index (initialized to start address)),
				  GPx ("general purpose"),
				  CPx ("Chain Point register"; points to last address (IIx) of
			   								   next TCB to jump to
				                               upon completion of this TCB.),
				  Cx  (length of source buffer),
				  IMx (source buffer step size),
				  IIx (source buffer index (initialized to start address))       */

int 	rcv0a_tcb[8]  = {0, 0, 0, 0, 0, 8, 1, (int) rx0a_buf};	/* SPORT0 receive tcb */
int 	xmit2a_tcb[8] = {0, 0, 0, 0, 0, 8, 1, (int) tx2a_buf};  /* SPORT2 transmit tcb */



void 	Program_SPORT02_TDM_Registers()
{

	*(int *) DIV0 = 0;
	*(int *) DIV2 = 0;

	/* SPORT0 and SPORT2 are being operated in "multichannel" mode.
	This is synonymous with TDM mode which is the operating mode for the AD1836 */					

	/* SPORT 0&2  Miscellaneous Control Bits Registers */
	/* SP02MCTL = 0x000000E2,  Hold off on MCM enable, and number of TDM slots to 8 active channels */
	/* Multichannel Frame Delay=1, Number of Channels = 8, LB disabled */
	*(int *) SP02MCTL = NCH_8 | MFD1;

	/* sport0 control register set up as a receiver in MCM */
	/* sport 0 control register SPCTL0 = 0x000C01F0 */
	*(int *) SPCTL0 = 	SCHEN_A | SDEN_A | SLEN32; 

	/* sport2 control register set up as a transmitter in MCM */
	/* sport 2 control register, SPCTL2 = 0x000C01F0 */
	*(int *) SPCTL2 = 	SCHEN_A | SDEN_A | SLEN32;

	/* sport0 & sport2 receive and transmit multichannel word enable registers */
	/* enable receive channels 0-7 */
	/* enable transmit channels 0-7 */
	*(int *) MR0CS0 = *(int *) MT2CS0 =0x000000FF;   

	/* sport0 & sport2 receive & transmit multichannel companding enable registers */
	/* no companding for our 8 active timeslots*/
	/* no companding on SPORT0 receive */
	/* no companding on SPORT2 transmit */
	*(int *) MR0CCS0 = *(int *) MT2CCS0 = 0;

}	

void 	Program_SPORT02_DMA_Channels()
{
	xmit2a_tcb[4] 	= *(int *) CP2A = ((int) xmit2a_tcb + 7) & 0x3FFFF | (1<<18);
	rcv0a_tcb[4]	= *(int *) CP0A = ((int) rcv0a_tcb  + 7) & 0x3FFFF | (1<<18);
}	



#ifdef DEBUG
/* TDM audio frame/ISR counter, for debug purposes */
int			audio_frame_timer = 0;
#endif








/* AD1852 Setup */
#define SPI_TX_BUF_LEN 5
int	 spi_tx_buf[SPI_TX_BUF_LEN] = {  RESET_AD1852 | CONTROL_REG, 	// reset AD1852
						DEASSERT_RESET | CONTROL_REG,	// remove reset command
						WL_24_BIT_DATA | I2S_JUSTIFIED | NO_DEMPH_FILTER | CONTROL_REG, 
                       	0x00FC | VOLUME_LEFT, 
						0x00FC | VOLUME_RIGHT };

void	Init_AD1852_DACs()
{
	// initially clear SPI control register
	*(int *) SPICTL = 0;

	*(int *) IISTX 	= (int) spi_tx_buf;
	*(int *) IMSTX 	= 1;
	*(int *) CSTX	= SPI_TX_BUF_LEN;

	asm("#include <def21161.h>");
	asm("bit set LIRPTL SPITMSK;");
	interruptf( SIG_LP0I, 	SPORT_RX_IRQ);

	*(int *) SPICTL |= SPIEN|SPTINT|TDMAEN|SPI_MS|FLS1|CPHASE|DF|WL16|BAUDR4|PSSE|DCPH0|SGN|GM; 
	*(int *) SPICTL &= (~CP & ~FLS0 & ~FLS2 & ~FLS3 & ~NSMLS & ~DMISO & ~OPD & ~PACKEN & ~SENDZ & ~RDMAEN & ~SPRINT);

	while( (*(int*) DMASTAT) & DMA9ST) idle();

	interruptf( SIG_LP0I, 	SIG_IGN);
	asm("bit clr LIRPTL SPITMSK;");


	*(int *) SPICTL = 0;


}



/* SDRAM Setup Routine */
void 	Setup_SDRAM()
{
		/*clear MSx waitstate and mode*/
		*(int *)WAIT &=	0xFFF00000;

		/*refresh rate*/
		*(int*) SDRDIV = 0x1000;	

		// SDCTL = 0x02014231;
		// 1/2 CCLK, no SDRAM buffering option, 2 SDRAM banks
		// SDRAM mapped to bank 0 only, no self-refresh, page size 256 words
		// SDRAM powerup mode is prechrg, 8 CRB refs, and then mode reg set cmd
		// tRCD = 2 cycles, tRP=2 cycles, tRAS=3 cycles, SDCL=1 cycle                     
		// SDCLK0, SDCLK1, RAS, CAS and SDCLKE activated                          
		*(int *) SDCTL |= SDTRCD2|SDCKR_DIV2|SDBN2|SDEM0|SDPSS|SDPGS256|SDTRP2|SDTRAS3|SDCL1;
		*(int *) SDCTL &= ~SDBUF & ~SDEM3 & ~SDEM2 & ~SDEM1 & ~SDSRF & ~SDPM & ~DSDCK1 & ~DSDCTL;
}



/* DSP Setup */
void	Setup_ADSP21161N()
{
	/* *** Enable circular buffering in MODE1 Register for revision 0.x silicon.
           Important when porting 2106x code!!! */
	asm("bit set MODE1 CBUFEN;");

	/* Setup hardware interrupts, FLAG LEDs and pushbutton */
	*(int *) IOFLAG = FLG9|FLG8|FLG7|FLG6|FLG5|FLG4|FLG9O|FLG8O|FLG7O|FLG6O|FLG5O|FLG4O;

	/* flag 0-3 are inputs from pushbutton switches  */
	asm("bit clr MODE2 FLG0O | FLG1O | FLG2O | FLG3O;");  

	/* irqx edge sensitive 	*/
	asm("bit set mode2 IRQ2E | IRQ0E | IRQ1E;");	



}


void	Blink_LED_Test( int interations )
{
	int i,k;

	for(i=0;i<interations;i++)
	{
		*(int*) IOFLAG ^= FLG9|FLG8|FLG7|FLG6|FLG5|FLG4;
		for (k=0;k<10000000;k++) {}
	}
}

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久国产精品露脸对白| 麻豆中文一区二区| 亚洲主播在线播放| 麻豆国产精品官网| bt欧美亚洲午夜电影天堂| 91免费版在线看| 欧美一区二区播放| 国产精品美女www爽爽爽| 亚洲三级电影全部在线观看高清| 亚洲免费色视频| 丝袜美腿高跟呻吟高潮一区| 国产乱子伦一区二区三区国色天香 | 亚洲精品视频在线看| 日韩高清一区在线| 91丨九色丨黑人外教| 欧洲一区二区av| 国产精品天美传媒沈樵| 午夜精品福利视频网站| 亚洲制服丝袜在线| 国产91在线观看| 欧美日韩激情一区| 精品国一区二区三区| 亚洲国产乱码最新视频 | 亚洲色图视频网| 韩国三级在线一区| 欧美日韩亚洲高清一区二区| 亚洲精品免费视频| 国产精品99久久不卡二区| 欧美美女视频在线观看| 一区二区三区加勒比av| 国产suv精品一区二区三区| 日韩一二在线观看| 国产精品日日摸夜夜摸av| 蜜臀av一级做a爰片久久| 欧美亚洲自拍偷拍| 欧美国产精品一区二区三区| 国产一区二区看久久| 日韩一区二区三区高清免费看看| 一区二区三区四区亚洲| 不卡电影一区二区三区| 国产女同互慰高潮91漫画| 国产乱码精品一区二区三区av | 91色视频在线| 中文字幕亚洲欧美在线不卡| 国产成都精品91一区二区三| 国产日韩精品一区二区三区| 国产九色sp调教91| 欧美一区二区三区人| 午夜不卡av在线| 欧美精品 国产精品| 首页综合国产亚洲丝袜| 91精品久久久久久久99蜜桃| 日韩一区精品字幕| 日韩一卡二卡三卡国产欧美| 日韩成人一区二区| 欧美一级片在线看| 久久成人av少妇免费| 日韩一级二级三级| 奇米在线7777在线精品| 2021中文字幕一区亚洲| 国模套图日韩精品一区二区 | 免费观看在线综合| 精品捆绑美女sm三区| 久久狠狠亚洲综合| 久久久激情视频| av在线不卡免费看| 亚洲免费电影在线| 欧美精品乱人伦久久久久久| 午夜精品久久久久影视| 欧美精品v日韩精品v韩国精品v| 日韩激情av在线| 欧美大片免费久久精品三p| 久色婷婷小香蕉久久| 久久久亚洲综合| 色综合视频一区二区三区高清| 中文字幕亚洲欧美在线不卡| 欧美三级午夜理伦三级中视频| 久久99久久久欧美国产| 国产视频视频一区| 欧美日韩专区在线| 精品一区二区三区在线播放| 中文字幕欧美三区| 色婷婷国产精品| 精一区二区三区| 亚洲日本在线看| 日韩欧美综合一区| 91精品国产综合久久精品图片| 久国产精品韩国三级视频| 一区精品在线播放| 久久综合国产精品| 91成人网在线| 亚洲人成网站精品片在线观看| 欧美理论在线播放| 成人精品小蝌蚪| 久久精品国产秦先生| 亚洲三级在线播放| 欧美老年两性高潮| 不卡的电影网站| 欧美a一区二区| 亚洲视频电影在线| 久久新电视剧免费观看| 日韩欧美一卡二卡| 在线观看91精品国产入口| 麻豆精品在线看| 久久精品一区二区| 88在线观看91蜜桃国自产| aaa亚洲精品| 激情综合一区二区三区| 亚洲一区在线电影| 亚洲丝袜制服诱惑| 国产亚洲精品资源在线26u| 亚洲精品一线二线三线| 欧美精品精品一区| 欧美伊人精品成人久久综合97| 韩国欧美国产1区| 亚洲在线中文字幕| 精品国产乱码久久久久久1区2区 | 国产精品一品二品| 久久99久久99| 日韩国产精品大片| 国产精品成人免费在线| 欧美国产日本韩| 国产欧美一二三区| 欧美日韩一区二区三区在线看 | 亚洲最新视频在线观看| 国产精品色婷婷| 久久综合九色综合欧美亚洲| 欧美日韩国产首页在线观看| 欧洲av一区二区嗯嗯嗯啊| 9人人澡人人爽人人精品| 99精品视频在线免费观看| 成人免费看的视频| 天天做天天摸天天爽国产一区 | 欧美在线免费视屏| 91激情在线视频| 91毛片在线观看| 91国偷自产一区二区三区观看| 91一区一区三区| 欧美性三三影院| 欧美一区二区私人影院日本| 欧美在线free| 欧美一区二区三区日韩| 精品卡一卡二卡三卡四在线| 精品国产青草久久久久福利| 精品国产污网站| 国产精品理论在线观看| 欧美激情一区二区三区蜜桃视频| 久久久不卡影院| 狠狠色丁香久久婷婷综合_中 | 岛国一区二区在线观看| 亚洲精品高清视频在线观看| 日韩精品乱码av一区二区| 狠狠色狠狠色综合| 91福利社在线观看| 久久久精品国产99久久精品芒果| 亚洲国产成人高清精品| 福利视频网站一区二区三区| 欧美一区国产二区| 一区二区在线观看av| 国v精品久久久网| 2021中文字幕一区亚洲| 午夜不卡av免费| 99re这里都是精品| 国产精品美女一区二区| 国产美女主播视频一区| 制服丝袜国产精品| 美女脱光内衣内裤视频久久网站| 成人高清免费在线播放| 欧美日韩成人综合天天影院| 亚洲精品你懂的| 在线视频你懂得一区| 精品99一区二区| 国产成人免费在线视频| 久久免费偷拍视频| 韩国v欧美v亚洲v日本v| 久久精品在这里| jlzzjlzz亚洲女人18| 亚洲天堂av一区| 欧美综合一区二区| 天天色天天操综合| 欧美一级搡bbbb搡bbbb| 国产一区在线看| 亚洲一区二区三区四区在线观看 | 欧美国产精品久久| 欧美日韩另类一区| 国产精品中文有码| 免费在线观看日韩欧美| 一区二区三区视频在线观看| www一区二区| 欧美成人aa大片| 欧美午夜一区二区三区免费大片| 国产毛片精品视频| 黄一区二区三区| 美女视频黄a大片欧美| 亚洲动漫第一页| 一区二区三区欧美久久| 亚洲欧洲日韩女同| 亚洲精品国产视频| 亚洲精品国产成人久久av盗摄 | 久久久久久亚洲综合影院红桃 |