亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? de2_default.fit.talkback.xml

?? 噪生消除的VRILOG實現(xiàn)
?? XML
?? 第 1 頁 / 共 5 頁
字號:
		<number_used>0</number_used>
	</row>
	<row>
		<statistic>Dedicated Input Shift Register Chains</statistic>
		<number_used>0</number_used>
	</row>
</dsp_block_usage_summary>
<interconnect_usage_summary>
	<rsc name="Local interconnects" util="1" max=" 33216 " type="int">406 </rsc>
	<rsc name="Block interconnects" util="1" max=" 94460 " type="int">811 </rsc>
	<rsc name="R4 interconnects" util="1" max=" 81294 " type="int">515 </rsc>
	<rsc name="R24 interconnects" util="1" max=" 3091 " type="int">34 </rsc>
	<rsc name="C4 interconnects" util="1" max=" 60840 " type="int">382 </rsc>
	<rsc name="C16 interconnects" util="1" max=" 3315 " type="int">20 </rsc>
	<rsc name="Global clocks" util="100" max=" 16 " type="int">16 </rsc>
	<rsc name="Direct links" util="1" max=" 94460 " type="int">190 </rsc>
</interconnect_usage_summary>
<mep_data>
	<command_line>quartus_fit --read_settings_files=off --write_settings_files=off DE2_Default -c DE2_Default</command_line>
</mep_data>
<software_data>
	<smart_recompile>off</smart_recompile>
</software_data>
<messages>
	<warning>Warning: Following 357 pins have nothing, GND, or VCC driving datain port -- changes to this connectivity may change fitting results</warning>
	<warning>Warning: Following 155 pins have no output enable or a GND or VCC output enable - later changes to this connectivity may change fitting results</warning>
	<warning>Warning: Found 377 output pins without output pin load capacitance assignment</warning>
	<warning>Warning: PLL &quot;VGA_Audio_PLL:p1|altpll:altpll_component|pll&quot; output port clk[2] feeds output pin &quot;VGA_CLK&quot; via non-dedicated routing -- jitter performance depends on switching rate of other design elements. Use PLL dedicated clock outputs to ensure jitter performance</warning>
	<warning>Warning: PLL &quot;VGA_Audio_PLL:p1|altpll:altpll_component|pll&quot; output port clk[1] feeds output pin &quot;AUD_XCK&quot; via non-dedicated routing -- jitter performance depends on switching rate of other design elements. Use PLL dedicated clock outputs to ensure jitter performance</warning>
	<info>Info: Quartus II Fitter was successful. 0 errors, 6 warnings</info>
	<info>Info: Elapsed time: 00:00:27</info>
	<info>Info: Processing ended: Mon Oct 01 08:37:13 2007</info>
	<info>Info: Following groups of pins have the same output enable</info>
	<info>Info: Following pins have the same output enable: I2C_AV_Config:u3|I2C_Controller:u0|SDO</info>
</messages>
<fitter_settings>
	<row>
		<option>Device</option>
		<setting>EP2C35F672C6</setting>
	</row>
	<row>
		<option>Use smart compilation</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Router Timing Optimization Level</option>
		<setting>Normal</setting>
		<default_value>Normal</default_value>
	</row>
	<row>
		<option>Placement Effort Multiplier</option>
		<setting>1.0</setting>
		<default_value>1.0</default_value>
	</row>
	<row>
		<option>Router Effort Multiplier</option>
		<setting>1.0</setting>
		<default_value>1.0</default_value>
	</row>
	<row>
		<option>Optimize Hold Timing</option>
		<setting>IO Paths and Minimum TPD Paths</setting>
		<default_value>IO Paths and Minimum TPD Paths</default_value>
	</row>
	<row>
		<option>Optimize Fast-Corner Timing</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>PowerPlay Power Optimization</option>
		<setting>Normal compilation</setting>
		<default_value>Normal compilation</default_value>
	</row>
	<row>
		<option>Optimize Timing</option>
		<setting>Normal compilation</setting>
		<default_value>Normal compilation</default_value>
	</row>
	<row>
		<option>Optimize IOC Register Placement for Timing</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Limit to One Fitting Attempt</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Final Placement Optimizations</option>
		<setting>Automatically</setting>
		<default_value>Automatically</default_value>
	</row>
	<row>
		<option>Fitter Aggressive Routability Optimizations</option>
		<setting>Automatically</setting>
		<default_value>Automatically</default_value>
	</row>
	<row>
		<option>Fitter Initial Placement Seed</option>
		<setting>1</setting>
		<default_value>1</default_value>
	</row>
	<row>
		<option>PCI I/O</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Weak Pull-Up Resistor</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Enable Bus-Hold Circuitry</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Auto Global Memory Control Signals</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Auto Packed Registers -- Stratix II/Cyclone II</option>
		<setting>Auto</setting>
		<default_value>Auto</default_value>
	</row>
	<row>
		<option>Auto Delay Chains</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Auto Merge PLLs</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Ignore PLL Mode When Merging PLLs</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
	<row>
		<option>Fitter Effort</option>
		<setting>Auto Fit</setting>
		<default_value>Auto Fit</default_value>
	</row>
	<row>
		<option>Physical Synthesis Effort Level</option>
		<setting>Normal</setting>
		<default_value>Normal</default_value>
	</row>
	<row>
		<option>Auto Global Clock</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Auto Global Register Control Signals</option>
		<setting>On</setting>
		<default_value>On</default_value>
	</row>
	<row>
		<option>Always Enable Input Buffers</option>
		<setting>Off</setting>
		<default_value>Off</default_value>
	</row>
</fitter_settings>
<fitter_device_options>
	<row>
		<option>Enable user-supplied start-up clock (CLKUSR)</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Enable device-wide reset (DEV_CLRn)</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Enable device-wide output enable (DEV_OE)</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Enable INIT_DONE output</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Configuration scheme</option>
		<setting>Active Serial</setting>
	</row>
	<row>
		<option>Error detection CRC</option>
		<setting>Off</setting>
	</row>
	<row>
		<option>Reserve ASDO pin after configuration.</option>
		<setting>As input tri-stated</setting>
	</row>
	<row>
		<option>Reserve all unused pins</option>
		<setting>As input tri-stated</setting>
	</row>
	<row>
		<option>Base pin-out file on sameframe device</option>
		<setting>Off</setting>
	</row>
</fitter_device_options>
<input_pins>
	<row>
		<name>AUD_ADCDAT</name>
		<pin__>B5</pin__>
		<i_o_bank>3</i_o_bank>
		<x_coordinate>3</x_coordinate>
		<y_coordinate>36</y_coordinate>
		<cell_number>2</cell_number>
		<combinational_fan_out>32</combinational_fan_out>
		<registered_fan_out>0</registered_fan_out>
		<global>no</global>
		<input_register>no</input_register>
		<power_up_high>no</power_up_high>
		<pci_i_o_enabled>no</pci_i_o_enabled>
		<bus_hold>no</bus_hold>
		<weak_pull_up>Off</weak_pull_up>
		<i_o_standard>LVTTL</i_o_standard>
		<termination>Off</termination>
		<location_assigned_by>User</location_assigned_by>
	</row>
	<row>
		<name>CLOCK_27</name>
		<pin__>D13</pin__>
		<i_o_bank>3</i_o_bank>
		<x_coordinate>31</x_coordinate>
		<y_coordinate>36</y_coordinate>
		<cell_number>3</cell_number>
		<combinational_fan_out>2</combinational_fan_out>
		<registered_fan_out>0</registered_fan_out>
		<global>no</global>
		<input_register>no</input_register>
		<power_up_high>no</power_up_high>
		<pci_i_o_enabled>no</pci_i_o_enabled>
		<bus_hold>no</bus_hold>
		<weak_pull_up>Off</weak_pull_up>
		<i_o_standard>LVTTL</i_o_standard>
		<termination>Off</termination>
		<location_assigned_by>User</location_assigned_by>
	</row>
	<row>
		<name>CLOCK_50</name>
		<pin__>N2</pin__>
		<i_o_bank>2</i_o_bank>
		<x_coordinate>0</x_coordinate>
		<y_coordinate>18</y_coordinate>
		<cell_number>0</cell_number>
		<combinational_fan_out>1</combinational_fan_out>
		<registered_fan_out>0</registered_fan_out>
		<global>no</global>
		<input_register>no</input_register>
		<power_up_high>no</power_up_high>
		<pci_i_o_enabled>no</pci_i_o_enabled>
		<bus_hold>no</bus_hold>
		<weak_pull_up>Off</weak_pull_up>
		<i_o_standard>LVTTL</i_o_standard>
		<termination>Off</termination>
		<location_assigned_by>User</location_assigned_by>
	</row>
	<row>
		<name>ENET_INT</name>
		<pin__>B21</pin__>
		<i_o_bank>4</i_o_bank>
		<x_coordinate>59</x_coordinate>
		<y_coordinate>36</y_coordinate>
		<cell_number>0</cell_number>
		<combinational_fan_out>0</combinational_fan_out>
		<registered_fan_out>0</registered_fan_out>
		<global>no</global>
		<input_register>no</input_register>
		<power_up_high>no</power_up_high>
		<pci_i_o_enabled>no</pci_i_o_enabled>
		<bus_hold>no</bus_hold>
		<weak_pull_up>Off</weak_pull_up>
		<i_o_standard>LVTTL</i_o_standard>
		<termination>Off</termination>
		<location_assigned_by>User</location_assigned_by>
	</row>
	<row>
		<name>EXT_CLOCK</name>
		<pin__>P26</pin__>
		<i_o_bank>6</i_o_bank>
		<x_coordinate>65</x_coordinate>
		<y_coordinate>19</y_coordinate>
		<cell_number>3</cell_number>
		<combinational_fan_out>0</combinational_fan_out>
		<registered_fan_out>0</registered_fan_out>
		<global>no</global>
		<input_register>no</input_register>
		<power_up_high>no</power_up_high>
		<pci_i_o_enabled>no</pci_i_o_enabled>
		<bus_hold>no</bus_hold>
		<weak_pull_up>Off</weak_pull_up>
		<i_o_standard>LVTTL</i_o_standard>
		<termination>Off</termination>
		<location_assigned_by>User</location_assigned_by>
	</row>
	<row>
		<name>IRDA_RXD</name>
		<pin__>AE25</pin__>
		<i_o_bank>6</i_o_bank>
		<x_coordinate>65</x_coordinate>
		<y_coordinate>2</y_coordinate>
		<cell_number>3</cell_number>
		<combinational_fan_out>0</combinational_fan_out>
		<registered_fan_out>0</registered_fan_out>
		<global>no</global>
		<input_register>no</input_register>
		<power_up_high>no</power_up_high>
		<pci_i_o_enabled>no</pci_i_o_enabled>
		<bus_hold>no</bus_hold>
		<weak_pull_up>Off</weak_pull_up>
		<i_o_standard>LVTTL</i_o_standard>
		<termination>Off</termination>
		<location_assigned_by>User</location_assigned_by>
	</row>
	<row>
		<name>KEY[0]</name>
		<pin__>G26</pin__>
		<i_o_bank>5</i_o_bank>
		<x_coordinate>65</x_coordinate>
		<y_coordinate>27</y_coordinate>
		<cell_number>1</cell_number>
		<combinational_fan_out>59</combinational_fan_out>
		<registered_fan_out>0</registered_fan_out>
		<global>no</global>
		<input_register>no</input_register>
		<power_up_high>no</power_up_high>
		<pci_i_o_enabled>no</pci_i_o_enabled>
		<bus_hold>no</bus_hold>
		<weak_pull_up>Off</weak_pull_up>
		<i_o_standard>LVTTL</i_o_standard>
		<termination>Off</termination>
		<location_assigned_by>User</location_assigned_by>
	</row>
	<row>
		<name>KEY[1]</name>
		<pin__>N23</pin__>
		<i_o_bank>5</i_o_bank>
		<x_coordinate>65</x_coordinate>
		<y_coordinate>20</y_coordinate>
		<cell_number>2</cell_number>
		<combinational_fan_out>1</combinational_fan_out>
		<registered_fan_out>0</registered_fan_out>
		<global>no</global>
		<input_register>no</input_register>
		<power_up_high>no</power_up_high>
		<pci_i_o_enabled>no</pci_i_o_enabled>
		<bus_hold>no</bus_hold>
		<weak_pull_up>Off</weak_pull_up>
		<i_o_standard>LVTTL</i_o_standard>
		<termination>Off</termination>
		<location_assigned_by>User</location_assigned_by>
	</row>
	<row>
		<name>KEY[2]</name>
		<pin__>P23</pin__>
		<i_o_bank>6</i_o_bank>
		<x_coordinate>65</x_coordinate>
		<y_coordinate>18</y_coordinate>
		<cell_number>0</cell_number>
		<combinational_fan_out>1</combinational_fan_out>
		<registered_fan_out>0</registered_fan_out>
		<global>no</global>
		<input_register>no</input_register>
		<power_up_high>no</power_up_high>
		<pci_i_o_enabled>no</pci_i_o_enabled>
		<bus_hold>no</bus_hold>
		<weak_pull_up>Off</weak_pull_up>
		<i_o_standard>LVTTL</i_o_standard>
		<termination>Off</termination>
		<location_assigned_by>User</location_assigned_by>
	</row>
	<row>
		<name>KEY[3]</name>
		<pin__>W26</pin__>
		<i_o_bank>6</i_o_bank>
		<x_coordinate>65</x_coordinate>
		<y_coordinate>10</y_coordinate>
		<cell_number>2</cell_number>
		<combinational_fan_out>1</combinational_fan_out>
		<registered_fan_out>0</registered_fan_out>
		<global>no</global>
		<input_register>no</input_register>
		<power_up_high>no</power_up_high>
		<pci_i_o_enabled>no</pci_i_o_enabled>
		<bus_hold>no</bus_hold>
		<weak_pull_up>Off</weak_pull_up>

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产亚洲精品福利| 国产美女主播视频一区| 玉足女爽爽91| 久久精品欧美一区二区三区不卡 | 久久久久久久久免费| 日韩欧美在线网站| 日韩视频123| 日韩免费看的电影| 日韩欧美一区二区在线视频| 欧美一级生活片| 欧美一级在线视频| 日韩女优制服丝袜电影| 久久综合九色综合欧美就去吻| 欧美变态tickle挠乳网站| 精品久久久久久久久久久久包黑料 | 欧美猛男男办公室激情| 欧美疯狂做受xxxx富婆| 欧美日韩精品免费| 日韩精品中文字幕在线一区| 26uuu精品一区二区三区四区在线 26uuu精品一区二区在线观看 | 毛片av一区二区三区| 精油按摩中文字幕久久| 国产精品一区二区在线观看不卡| 成人小视频在线观看| 99久精品国产| 欧美三级中文字| 欧美成人vr18sexvr| 久久精子c满五个校花| 亚洲人成精品久久久久久| 亚洲国产日日夜夜| 麻豆精品视频在线观看| 丰满少妇在线播放bd日韩电影| 99国产一区二区三精品乱码| 欧美日韩高清一区二区不卡| 日韩一级片网站| 中文字幕国产一区| 一二三四区精品视频| 男人的j进女人的j一区| 国产宾馆实践打屁股91| 欧美在线免费播放| 亚洲精品一区二区三区精华液| 日本一区二区成人在线| 亚洲自拍欧美精品| 黄色日韩网站视频| 色999日韩国产欧美一区二区| 日韩限制级电影在线观看| 欧美经典一区二区| 丝袜诱惑亚洲看片| 国产成人精品综合在线观看| 欧美视频一区在线观看| 久久久久久免费| 一区二区三区毛片| 国产一区二区视频在线播放| 在线亚洲+欧美+日本专区| 欧美www视频| 一区二区三区国产豹纹内裤在线| 久久国产精品色婷婷| 色综合久久中文字幕| 日韩精品一区二区三区蜜臀 | 亚洲乱码中文字幕| 精品一区二区免费在线观看| 色综合久久久久综合| 欧美成人三级电影在线| 一区二区在线观看免费视频播放| 激情五月婷婷综合| 欧美日韩成人一区二区| 亚洲少妇30p| 国产高清精品久久久久| 欧美日韩美女一区二区| 中文文精品字幕一区二区| 琪琪一区二区三区| 欧美性高清videossexo| 国产精品不卡在线观看| 黄一区二区三区| 91精品久久久久久久99蜜桃| 一区二区三区在线观看网站| 国产精品资源站在线| 制服丝袜成人动漫| 亚洲综合999| 一本大道av一区二区在线播放| 国产亚洲精品精华液| 久久99国产精品久久| 这里只有精品视频在线观看| 亚洲精品乱码久久久久久| 成人18精品视频| 中文字幕国产一区二区| 国产毛片精品视频| 精品久久免费看| 美女脱光内衣内裤视频久久网站 | 国产成人鲁色资源国产91色综| 日韩欧美国产高清| 日韩精品视频网站| 欧美日韩国产色站一区二区三区| 亚洲视频免费在线观看| 99久久国产综合精品色伊| 国产精品色婷婷| 不卡视频一二三| 国产欧美日韩在线| 国产福利精品导航| 国产午夜精品在线观看| 国产麻豆精品在线| 2019国产精品| 国产老妇另类xxxxx| 26uuu亚洲| 国产精品亚洲视频| 国产精品丝袜一区| 岛国av在线一区| 日韩毛片高清在线播放| 成人性生交大片免费看中文网站| 日本一区二区三区高清不卡| 懂色中文一区二区在线播放| 国产精品久久久久久久午夜片 | 色88888久久久久久影院野外| 亚洲精品老司机| 欧美在线观看视频一区二区三区| 亚洲在线视频一区| 欧美老女人第四色| 欧美aa在线视频| 久久夜色精品国产欧美乱极品| 国产剧情一区二区| 自拍偷拍国产精品| 一本色道久久综合狠狠躁的推荐| 亚洲午夜久久久| 欧美一级国产精品| 国产成人a级片| 日韩一区在线播放| 欧美日韩另类一区| 国产一区二区主播在线| 国产精品免费aⅴ片在线观看| 99精品欧美一区二区三区小说 | 欧洲日韩一区二区三区| 亚洲成人三级小说| 精品日韩成人av| 成人毛片老司机大片| 一区二区三区四区五区视频在线观看| 欧美日韩精品一区视频| 国产在线观看一区二区| 国产精品伦理一区二区| 欧美私模裸体表演在线观看| 琪琪久久久久日韩精品| 国产精品素人一区二区| 欧美色图在线观看| 蜜臀国产一区二区三区在线播放 | 亚洲丝袜自拍清纯另类| 欧美日韩视频一区二区| 国内精品久久久久影院色| 最新中文字幕一区二区三区 | 精品久久一区二区三区| 99久久精品一区| 美国三级日本三级久久99| 国产精品成人免费| 日韩一区二区三区高清免费看看| 成人av综合一区| 日韩中文欧美在线| 中文字幕在线观看一区二区| 欧美日本一区二区三区| 国产精品1区2区| 亚洲成人中文在线| 国产校园另类小说区| 欧美三级中文字| 国产盗摄女厕一区二区三区| 日韩国产欧美三级| 国产精品免费丝袜| 精品黑人一区二区三区久久| 色噜噜狠狠成人中文综合| 国产一区在线精品| 午夜精品视频在线观看| 欧美国产亚洲另类动漫| 777a∨成人精品桃花网| www.在线欧美| 国产麻豆精品视频| 天天做天天摸天天爽国产一区| 国产精品成人一区二区三区夜夜夜| 精品捆绑美女sm三区| 欧美日韩免费高清一区色橹橹| 92精品国产成人观看免费| 精品中文字幕一区二区小辣椒| 亚洲午夜久久久久久久久电影院| 亚洲国产精华液网站w| 欧美一级二级三级蜜桃| 欧美色手机在线观看| 99久久综合精品| 国产成人丝袜美腿| 国内国产精品久久| 热久久一区二区| 亚洲成人在线观看视频| 一区二区三区在线观看视频| 国产精品久久久久久久浪潮网站| 久久精品在这里| 欧美www视频| 欧美大片拔萝卜| 欧美一区二区免费视频| 7777精品伊人久久久大香线蕉的| 色呦呦国产精品| 色吧成人激情小说| 一本色道久久综合亚洲精品按摩| eeuss鲁一区二区三区| 国产成a人亚洲精| 国产成人精品一区二区三区网站观看| 激情综合亚洲精品|