亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? at91sam7x256_inc.h

?? 測試SPI接口
?? H
?? 第 1 頁 / 共 5 頁
字號:
// *****************************************************************************
//              SOFTWARE API DEFINITION  FOR Parallel Input Output Controler
// *****************************************************************************
// *** Register offset in AT91S_PIO structure ***
#define PIO_PER         ( 0) // PIO Enable Register
#define PIO_PDR         ( 4) // PIO Disable Register
#define PIO_PSR         ( 8) // PIO Status Register
#define PIO_OER         (16) // Output Enable Register
#define PIO_ODR         (20) // Output Disable Registerr
#define PIO_OSR         (24) // Output Status Register
#define PIO_IFER        (32) // Input Filter Enable Register
#define PIO_IFDR        (36) // Input Filter Disable Register
#define PIO_IFSR        (40) // Input Filter Status Register
#define PIO_SODR        (48) // Set Output Data Register
#define PIO_CODR        (52) // Clear Output Data Register
#define PIO_ODSR        (56) // Output Data Status Register
#define PIO_PDSR        (60) // Pin Data Status Register
#define PIO_IER         (64) // Interrupt Enable Register
#define PIO_IDR         (68) // Interrupt Disable Register
#define PIO_IMR         (72) // Interrupt Mask Register
#define PIO_ISR         (76) // Interrupt Status Register
#define PIO_MDER        (80) // Multi-driver Enable Register
#define PIO_MDDR        (84) // Multi-driver Disable Register
#define PIO_MDSR        (88) // Multi-driver Status Register
#define PIO_PPUDR       (96) // Pull-up Disable Register
#define PIO_PPUER       (100) // Pull-up Enable Register
#define PIO_PPUSR       (104) // Pull-up Status Register
#define PIO_ASR         (112) // Select A Register
#define PIO_BSR         (116) // Select B Register
#define PIO_ABSR        (120) // AB Select Status Register
#define PIO_OWER        (160) // Output Write Enable Register
#define PIO_OWDR        (164) // Output Write Disable Register
#define PIO_OWSR        (168) // Output Write Status Register

// *****************************************************************************
//              SOFTWARE API DEFINITION  FOR Clock Generator Controler
// *****************************************************************************
// *** Register offset in AT91S_CKGR structure ***
#define CKGR_MOR        ( 0) // Main Oscillator Register
#define CKGR_MCFR       ( 4) // Main Clock  Frequency Register
#define CKGR_PLLR       (12) // PLL Register
// -------- CKGR_MOR : (CKGR Offset: 0x0) Main Oscillator Register -------- 
#define AT91C_CKGR_MOSCEN         (0x1 <<  0) // (CKGR) Main Oscillator Enable
#define AT91C_CKGR_OSCBYPASS      (0x1 <<  1) // (CKGR) Main Oscillator Bypass
#define AT91C_CKGR_OSCOUNT        (0xFF <<  8) // (CKGR) Main Oscillator Start-up Time
// -------- CKGR_MCFR : (CKGR Offset: 0x4) Main Clock Frequency Register -------- 
#define AT91C_CKGR_MAINF          (0xFFFF <<  0) // (CKGR) Main Clock Frequency
#define AT91C_CKGR_MAINRDY        (0x1 << 16) // (CKGR) Main Clock Ready
// -------- CKGR_PLLR : (CKGR Offset: 0xc) PLL B Register -------- 
#define AT91C_CKGR_DIV            (0xFF <<  0) // (CKGR) Divider Selected
#define 	AT91C_CKGR_DIV_0                    (0x0) // (CKGR) Divider output is 0
#define 	AT91C_CKGR_DIV_BYPASS               (0x1) // (CKGR) Divider is bypassed
#define AT91C_CKGR_PLLCOUNT       (0x3F <<  8) // (CKGR) PLL Counter
#define AT91C_CKGR_OUT            (0x3 << 14) // (CKGR) PLL Output Frequency Range
#define 	AT91C_CKGR_OUT_0                    (0x0 << 14) // (CKGR) Please refer to the PLL datasheet
#define 	AT91C_CKGR_OUT_1                    (0x1 << 14) // (CKGR) Please refer to the PLL datasheet
#define 	AT91C_CKGR_OUT_2                    (0x2 << 14) // (CKGR) Please refer to the PLL datasheet
#define 	AT91C_CKGR_OUT_3                    (0x3 << 14) // (CKGR) Please refer to the PLL datasheet
#define AT91C_CKGR_MUL            (0x7FF << 16) // (CKGR) PLL Multiplier
#define AT91C_CKGR_USBDIV         (0x3 << 28) // (CKGR) Divider for USB Clocks
#define 	AT91C_CKGR_USBDIV_0                    (0x0 << 28) // (CKGR) Divider output is PLL clock output
#define 	AT91C_CKGR_USBDIV_1                    (0x1 << 28) // (CKGR) Divider output is PLL clock output divided by 2
#define 	AT91C_CKGR_USBDIV_2                    (0x2 << 28) // (CKGR) Divider output is PLL clock output divided by 4

// *****************************************************************************
//              SOFTWARE API DEFINITION  FOR Power Management Controler
// *****************************************************************************
// *** Register offset in AT91S_PMC structure ***
#define PMC_SCER        ( 0) // System Clock Enable Register
#define PMC_SCDR        ( 4) // System Clock Disable Register
#define PMC_SCSR        ( 8) // System Clock Status Register
#define PMC_PCER        (16) // Peripheral Clock Enable Register
#define PMC_PCDR        (20) // Peripheral Clock Disable Register
#define PMC_PCSR        (24) // Peripheral Clock Status Register
#define PMC_MOR         (32) // Main Oscillator Register
#define PMC_MCFR        (36) // Main Clock  Frequency Register
#define PMC_PLLR        (44) // PLL Register
#define PMC_MCKR        (48) // Master Clock Register
#define PMC_PCKR        (64) // Programmable Clock Register
#define PMC_IER         (96) // Interrupt Enable Register
#define PMC_IDR         (100) // Interrupt Disable Register
#define PMC_SR          (104) // Status Register
#define PMC_IMR         (108) // Interrupt Mask Register
// -------- PMC_SCER : (PMC Offset: 0x0) System Clock Enable Register -------- 
#define AT91C_PMC_PCK             (0x1 <<  0) // (PMC) Processor Clock
#define AT91C_PMC_UDP             (0x1 <<  7) // (PMC) USB Device Port Clock
#define AT91C_PMC_PCK0            (0x1 <<  8) // (PMC) Programmable Clock Output
#define AT91C_PMC_PCK1            (0x1 <<  9) // (PMC) Programmable Clock Output
#define AT91C_PMC_PCK2            (0x1 << 10) // (PMC) Programmable Clock Output
#define AT91C_PMC_PCK3            (0x1 << 11) // (PMC) Programmable Clock Output
// -------- PMC_SCDR : (PMC Offset: 0x4) System Clock Disable Register -------- 
// -------- PMC_SCSR : (PMC Offset: 0x8) System Clock Status Register -------- 
// -------- CKGR_MOR : (PMC Offset: 0x20) Main Oscillator Register -------- 
// -------- CKGR_MCFR : (PMC Offset: 0x24) Main Clock Frequency Register -------- 
// -------- CKGR_PLLR : (PMC Offset: 0x2c) PLL B Register -------- 
// -------- PMC_MCKR : (PMC Offset: 0x30) Master Clock Register -------- 
#define AT91C_PMC_CSS             (0x3 <<  0) // (PMC) Programmable Clock Selection
#define 	AT91C_PMC_CSS_SLOW_CLK             (0x0) // (PMC) Slow Clock is selected
#define 	AT91C_PMC_CSS_MAIN_CLK             (0x1) // (PMC) Main Clock is selected
#define 	AT91C_PMC_CSS_PLL_CLK              (0x3) // (PMC) Clock from PLL is selected
#define AT91C_PMC_PRES            (0x7 <<  2) // (PMC) Programmable Clock Prescaler
#define 	AT91C_PMC_PRES_CLK                  (0x0 <<  2) // (PMC) Selected clock
#define 	AT91C_PMC_PRES_CLK_2                (0x1 <<  2) // (PMC) Selected clock divided by 2
#define 	AT91C_PMC_PRES_CLK_4                (0x2 <<  2) // (PMC) Selected clock divided by 4
#define 	AT91C_PMC_PRES_CLK_8                (0x3 <<  2) // (PMC) Selected clock divided by 8
#define 	AT91C_PMC_PRES_CLK_16               (0x4 <<  2) // (PMC) Selected clock divided by 16
#define 	AT91C_PMC_PRES_CLK_32               (0x5 <<  2) // (PMC) Selected clock divided by 32
#define 	AT91C_PMC_PRES_CLK_64               (0x6 <<  2) // (PMC) Selected clock divided by 64
// -------- PMC_PCKR : (PMC Offset: 0x40) Programmable Clock Register -------- 
// -------- PMC_IER : (PMC Offset: 0x60) PMC Interrupt Enable Register -------- 
#define AT91C_PMC_MOSCS           (0x1 <<  0) // (PMC) MOSC Status/Enable/Disable/Mask
#define AT91C_PMC_LOCK            (0x1 <<  2) // (PMC) PLL Status/Enable/Disable/Mask
#define AT91C_PMC_MCKRDY          (0x1 <<  3) // (PMC) MCK_RDY Status/Enable/Disable/Mask
#define AT91C_PMC_PCK0RDY         (0x1 <<  8) // (PMC) PCK0_RDY Status/Enable/Disable/Mask
#define AT91C_PMC_PCK1RDY         (0x1 <<  9) // (PMC) PCK1_RDY Status/Enable/Disable/Mask
#define AT91C_PMC_PCK2RDY         (0x1 << 10) // (PMC) PCK2_RDY Status/Enable/Disable/Mask
#define AT91C_PMC_PCK3RDY         (0x1 << 11) // (PMC) PCK3_RDY Status/Enable/Disable/Mask
// -------- PMC_IDR : (PMC Offset: 0x64) PMC Interrupt Disable Register -------- 
// -------- PMC_SR : (PMC Offset: 0x68) PMC Status Register -------- 
// -------- PMC_IMR : (PMC Offset: 0x6c) PMC Interrupt Mask Register -------- 

// *****************************************************************************
//              SOFTWARE API DEFINITION  FOR Reset Controller Interface
// *****************************************************************************
// *** Register offset in AT91S_RSTC structure ***
#define RSTC_RCR        ( 0) // Reset Control Register
#define RSTC_RSR        ( 4) // Reset Status Register
#define RSTC_RMR        ( 8) // Reset Mode Register
// -------- RSTC_RCR : (RSTC Offset: 0x0) Reset Control Register -------- 
#define AT91C_RSTC_PROCRST        (0x1 <<  0) // (RSTC) Processor Reset
#define AT91C_RSTC_PERRST         (0x1 <<  2) // (RSTC) Peripheral Reset
#define AT91C_RSTC_EXTRST         (0x1 <<  3) // (RSTC) External Reset
#define AT91C_RSTC_KEY            (0xFF << 24) // (RSTC) Password
// -------- RSTC_RSR : (RSTC Offset: 0x4) Reset Status Register -------- 
#define AT91C_RSTC_URSTS          (0x1 <<  0) // (RSTC) User Reset Status
#define AT91C_RSTC_BODSTS         (0x1 <<  1) // (RSTC) Brownout Detection Status
#define AT91C_RSTC_RSTTYP         (0x7 <<  8) // (RSTC) Reset Type
#define 	AT91C_RSTC_RSTTYP_POWERUP              (0x0 <<  8) // (RSTC) Power-up Reset. VDDCORE rising.
#define 	AT91C_RSTC_RSTTYP_WAKEUP               (0x1 <<  8) // (RSTC) WakeUp Reset. VDDCORE rising.
#define 	AT91C_RSTC_RSTTYP_WATCHDOG             (0x2 <<  8) // (RSTC) Watchdog Reset. Watchdog overflow occured.
#define 	AT91C_RSTC_RSTTYP_SOFTWARE             (0x3 <<  8) // (RSTC) Software Reset. Processor reset required by the software.
#define 	AT91C_RSTC_RSTTYP_USER                 (0x4 <<  8) // (RSTC) User Reset. NRST pin detected low.
#define 	AT91C_RSTC_RSTTYP_BROWNOUT             (0x5 <<  8) // (RSTC) Brownout Reset occured.
#define AT91C_RSTC_NRSTL          (0x1 << 16) // (RSTC) NRST pin level
#define AT91C_RSTC_SRCMP          (0x1 << 17) // (RSTC) Software Reset Command in Progress.
// -------- RSTC_RMR : (RSTC Offset: 0x8) Reset Mode Register -------- 
#define AT91C_RSTC_URSTEN         (0x1 <<  0) // (RSTC) User Reset Enable
#define AT91C_RSTC_URSTIEN        (0x1 <<  4) // (RSTC) User Reset Interrupt Enable
#define AT91C_RSTC_ERSTL          (0xF <<  8) // (RSTC) User Reset Length
#define AT91C_RSTC_BODIEN         (0x1 << 16) // (RSTC) Brownout Detection Interrupt Enable

// *****************************************************************************
//              SOFTWARE API DEFINITION  FOR Real Time Timer Controller Interface
// *****************************************************************************
// *** Register offset in AT91S_RTTC structure ***
#define RTTC_RTMR       ( 0) // Real-time Mode Register
#define RTTC_RTAR       ( 4) // Real-time Alarm Register
#define RTTC_RTVR       ( 8) // Real-time Value Register
#define RTTC_RTSR       (12) // Real-time Status Register
// -------- RTTC_RTMR : (RTTC Offset: 0x0) Real-time Mode Register -------- 
#define AT91C_RTTC_RTPRES         (0xFFFF <<  0) // (RTTC) Real-time Timer Prescaler Value
#define AT91C_RTTC_ALMIEN         (0x1 << 16) // (RTTC) Alarm Interrupt Enable
#define AT91C_RTTC_RTTINCIEN      (0x1 << 17) // (RTTC) Real Time Timer Increment Interrupt Enable
#define AT91C_RTTC_RTTRST         (0x1 << 18) // (RTTC) Real Time Timer Restart
// -------- RTTC_RTAR : (RTTC Offset: 0x4) Real-time Alarm Register -------- 
#define AT91C_RTTC_ALMV           (0x0 <<  0) // (RTTC) Alarm Value
// -------- RTTC_RTVR : (RTTC Offset: 0x8) Current Real-time Value Register -------- 
#define AT91C_RTTC_CRTV           (0x0 <<  0) // (RTTC) Current Real-time Value
// -------- RTTC_RTSR : (RTTC Offset: 0xc) Real-time Status Register -------- 
#define AT91C_RTTC_ALMS           (0x1 <<  0) // (RTTC) Real-time Alarm Status
#define AT91C_RTTC_RTTINC         (0x1 <<  1) // (RTTC) Real-time Timer Increment

// *****************************************************************************
//              SOFTWARE API DEFINITION  FOR Periodic Interval Timer Controller Interface
// *****************************************************************************
// *** Register offset in AT91S_PITC structure ***
#define PITC_PIMR       ( 0) // Period Interval Mode Register
#define PITC_PISR       ( 4) // Period Interval Status Register

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品白丝在线| 一区二区久久久| 91福利国产精品| 黄色精品一二区| 亚洲图片有声小说| 国产色综合一区| 日韩一二三四区| 在线观看国产精品网站| 国产一区二区不卡老阿姨| 亚洲一卡二卡三卡四卡| 国产精品视频一区二区三区不卡| 欧美电影一区二区三区| 91免费视频大全| 国产精品99久久久久久久女警 | 亚洲国产毛片aaaaa无费看| 久久久不卡网国产精品二区| 在线播放亚洲一区| 91福利国产精品| 99久久精品国产精品久久| 久久丁香综合五月国产三级网站| 亚洲一级二级三级在线免费观看| 国产精品久久久久久久第一福利| 欧美成人福利视频| 日韩一区二区三区高清免费看看| 欧美日韩免费一区二区三区视频| 91丨九色丨蝌蚪富婆spa| 国产91清纯白嫩初高中在线观看 | 天天免费综合色| 一区二区三区产品免费精品久久75| 国产日产欧产精品推荐色| 日韩精品一区二区三区蜜臀| 3751色影院一区二区三区| 欧美日韩一二区| 欧美三级电影在线观看| 欧洲精品一区二区| 欧美三级乱人伦电影| 欧美日韩一区二区三区高清| 色婷婷国产精品综合在线观看| 99久久99久久免费精品蜜臀| 成人av电影在线网| 99精品视频在线观看| 99久久99久久精品免费看蜜桃| www.激情成人| 91麻豆视频网站| 91国偷自产一区二区三区观看| 一本大道av伊人久久综合| 一本久道中文字幕精品亚洲嫩| 色悠悠亚洲一区二区| 在线观看日韩毛片| 欧美日韩大陆在线| 精品国产一区二区三区不卡| 久久女同精品一区二区| 久久精品综合网| 国产精品欧美综合在线| 亚洲精品免费一二三区| 亚洲永久免费视频| 欧美高清激情brazzers| 4438x成人网最大色成网站| 91精品国产麻豆国产自产在线| 欧美一区二区三区喷汁尤物| 久久先锋影音av| 1000部国产精品成人观看| 一区二区三区鲁丝不卡| 日韩高清一级片| 国产精品一级二级三级| 99久久精品99国产精品| 在线观看国产日韩| 久久亚洲一区二区三区四区| 国产精品女同互慰在线看| 一区二区三区产品免费精品久久75| 五月激情综合网| 国产精品影视在线观看| 成人精品一区二区三区四区 | 精品国产伦一区二区三区免费 | 欧美性一二三区| 日韩欧美综合在线| 亚洲国产成人在线| 亚洲成人激情自拍| 国产乱色国产精品免费视频| 色哟哟精品一区| 欧美成人女星排行榜| 不卡的av中国片| 精品视频1区2区3区| 精品精品国产高清一毛片一天堂| 国产精品免费丝袜| 日韩成人一区二区三区在线观看| 国产精品一卡二卡| 欧美日韩一区不卡| 国产精品青草久久| 麻豆精品视频在线| 色系网站成人免费| 欧美变态凌虐bdsm| 亚洲电影欧美电影有声小说| 丁香激情综合五月| 欧美精品一级二级| 中文字幕一区二区三中文字幕| 日本最新不卡在线| 一本一本久久a久久精品综合麻豆 一本一道波多野结衣一区二区 | av在线不卡网| 精品免费日韩av| 亚洲一二三区在线观看| 成人午夜精品在线| 日韩天堂在线观看| 亚洲午夜在线视频| 成人福利视频在线看| 欧美成人bangbros| 香蕉久久一区二区不卡无毒影院| 99在线精品一区二区三区| 精品久久久久久综合日本欧美| 天堂影院一区二区| 色综合天天综合网国产成人综合天| 精品久久五月天| 奇米影视在线99精品| 欧美日韩一二区| 一二三四区精品视频| 99vv1com这只有精品| 国产偷国产偷精品高清尤物| 美女精品自拍一二三四| 91麻豆精品国产自产在线观看一区| 亚洲欧美日韩在线播放| 国产91精品久久久久久久网曝门 | 国产精品久久久久久亚洲伦| 国精产品一区一区三区mba桃花| 欧美精品日韩综合在线| 亚洲一区二区三区四区五区中文 | 亚洲国产欧美日韩另类综合 | 久久午夜电影网| 久久精品av麻豆的观看方式| 欧美精品日韩一区| 日本午夜一区二区| 欧美一级爆毛片| 麻豆免费精品视频| 日韩精品专区在线影院观看| 另类中文字幕网| 欧美精品一区二区在线观看| 精品一二三四在线| 久久人人爽爽爽人久久久| 国产成人一区二区精品非洲| 麻豆精品视频在线观看| 欧美大肚乱孕交hd孕妇| 精一区二区三区| 久久婷婷成人综合色| 国产精品系列在线播放| 国产精品毛片久久久久久| 不卡一区二区三区四区| 亚洲欧洲中文日韩久久av乱码| 91福利精品视频| 青青草国产成人av片免费| 日韩欧美高清在线| 国产成人在线视频免费播放| 中文字幕不卡在线| 色综合色狠狠天天综合色| 亚洲国产精品嫩草影院| 日韩欧美在线影院| 国产激情视频一区二区在线观看| 亚洲国产精品v| 欧美综合视频在线观看| 日韩电影免费在线观看网站| 久久只精品国产| 91麻豆免费在线观看| 亚洲大片在线观看| 日韩女优视频免费观看| 成人免费视频网站在线观看| 亚洲精品视频在线观看网站| 欧美欧美午夜aⅴ在线观看| 日韩精品亚洲专区| 久久精品欧美日韩| 色婷婷综合中文久久一本| 亚洲不卡av一区二区三区| 日韩免费视频一区二区| 成人a区在线观看| 亚洲成av人片一区二区梦乃 | 亚洲小说欧美激情另类| 欧美tk丨vk视频| www.日韩精品| 麻豆成人91精品二区三区| 一区精品在线播放| 69久久夜色精品国产69蝌蚪网| 国产精品1区2区| 亚洲成人三级小说| 国产精品毛片高清在线完整版| 欧美猛男gaygay网站| 国产成人亚洲综合a∨猫咪| 亚洲亚洲精品在线观看| 国产午夜精品久久久久久免费视 | 久久一夜天堂av一区二区三区 | 一本大道综合伊人精品热热 | 亚洲天堂精品在线观看| 欧美一级在线视频| 91热门视频在线观看| 蜜桃av噜噜一区二区三区小说| 中文字幕一区av| 欧美videos中文字幕| 欧美视频一区二区三区| 从欧美一区二区三区| 免费的成人av| 亚洲成人高清在线| ...xxx性欧美| 国产夜色精品一区二区av| 在线观看91av|