亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? main_mcbsp1.c

?? 適用于TMS320C6713
?? C
?? 第 1 頁 / 共 2 頁
字號:
/*
 * Copyright (C) 2003 Texas Instruments Incorporated
 * All Rights Reserved
 */
/*
 *---------main_mcbsp1.c---------
 *
 * mcbsp1 Example configures the serial port for digital loopback mode.
 * We then use the CPU to write/read from the port. In loopback mode, we 
 * should read back the same value as written, which is checked for in a loop
 */
#include <stdio.h>
#include <csl.h>
#include <csl_mcbsp.h>

/* create a config structure for digital loopback mode */
static MCBSP_Config ConfigLoopback = {
  
  /* Serial Port Control Register (SPCR) */
  MCBSP_SPCR_RMK(        
  
    MCBSP_SPCR_FREE_YES, /* Serial clock free running mode(FREE)
                              MCBSP_SPCR_FREE_NO - During emulation halt,SOFT bit
                                   determines operation of McBSP.
                              MCBSP_SPCR_FREE_YES - During emulation halt, serial 
                                   clocks continue to run.                     */                                                     
    
    MCBSP_SPCR_SOFT_YES, /* Serial clock emulation mode(SOFT)
                              MCBSP_SPCR_SOFT_NO -  In conjunction with FREE = 0, 
                                   serial port clock stops immediately during 
                                   emulation halt,thus aborting any transmissions.          
                              MCBSP_SPCR_SOFT_YES - In conjunction with FREE = 0, 
                                   during emulation halt, serial port clock stops
                                   after completion of current transmission.   */
                              
    MCBSP_SPCR_FRST_YES, /* Frame sync generator reset(FRST)
                              MCBSP_SPCR_FRST_YES /MCBSP_SPCR_FRST_0 - Frame sync 
                                   generation logic is reset.
                              MCBSP_SPCR_FRST_NO /MCBSP_SPCR_FRST_1  - Frame sync
                                   signal is generated after eight CLKG clocks. */ 
               
    MCBSP_SPCR_GRST_YES, /* Sample rate generator reset(GRST)
                             MCBSP_SPCR_GRST_YES /MCBSP_SPCR_GRST_0  - Reset    
                             MCBSP_SPCR_GRST_NO /MCBSP_SPCR_GRST_1 -Out of reset*/   
    
    MCBSP_SPCR_XINTM_XRDY,/* Transmit interrupt mode(XINTM) 
                             MCBSP_SPCR_XINTM_XRDY - XINT driven by XRDY    
                             MCBSP_SPCR_XINTM_EOS  - XINT generated by 
                                   end-of-subframe in multichannel operation    
                             MCBSP_SPCR_XINTM_FRM  - XINT generated by a new frame
                                   synchronization    
                             MCBSP_SPCR_XINTM_XSYNCERR - XINT generated by XSYNCERR
                                                                                */
    MCBSP_SPCR_XSYNCERR_NO,/* Transmit synchronization error  
                             MCBSP_SPCR_XSYNCERR_NO /MCBSP_SPCR_XSYNCERR_0  - No 
                                   frame synchronization error
                             MCBSP_SPCR_XSYNCERR_YES /MCBSP_SPCR_XSYNCERR_1 - Frame 
                                   synchronization error detected by McBSP       */
    
    MCBSP_SPCR_XRST_YES, /* Transmitter reset(XRST). This resets or enables 
                            transmitter.
                             MCBSP_SPCR_XRST_YES /MCBSP_SPCR_XRST_0  - Serial port 
                                   transmitter is disabled and is in reset state.
                             MCBSP_SPCR_XRST_NO /MCBSP_SPCR_XRST_1   - Serial port 
                                   transmitter is enabled.                       */  
    
    MCBSP_SPCR_DLB_ON,   /* Digital loopback(DLB) mode 
                             MCBSP_SPCR_DLB_OFF   - DLB Disabled 
                             MCBSP_SPCR_DLB_ON    - DLB Enabled                  */ 
    
    MCBSP_SPCR_RJUST_RZF,/*Receive data sign-extension and justification mode(RJUST)
                             MCBSP_SPCR_RJUST_RZF - Right-justify and zero-fill 
                                   MSBs in DRR.  
                             MCBSP_SPCR_RJUST_RSE - Right-justify and sign-extend
                                   MSBs in DRR.
                             MCBSP_SPCR_RJUST_LZF - Left-justify and zero-fill 
                                   LSBs in DRR.                                  */
    
    MCBSP_SPCR_CLKSTP_DISABLE,/* Clock stop(CLKSTP) mode
                             MCBSP_SPCR_CLKSTP_DISABLE - Disabled. Normal 
                                  clocking enabled for non-SPI mode.               
                             MCBSP_SPCR_CLKSTP_NODELAY -Clock starts without delay.                               
                             MCBSP_SPCR_CLKSTP_DELAY   - Clock starts with delay.*/
    
    MCBSP_SPCR_DXENA_OFF,/* DX Enabler(DXENA) -Extra delay for DX turn-on time.
                             Only first bit of data is delayed.
                             MCBSP_SPCR_DXENA_OFF - DX enabler is off.       
                             MCBSP_SPCR_DXENA_ON  - DX enabler is on.            */ 
    
    MCBSP_SPCR_RINTM_RRDY,/* Receive interrupt(RINT) mode
                             MCBSP_SPCR_RINTM_RRDY - RINT driven by RRDY    
                             MCBSP_SPCR_RINTM_EOS  - RINT generated by 
                                  end-of-subframe in multichannel operation
                             MCBSP_SPCR_RINTM_FRM  - RINT generated by a new frame
                                  synchronization    
                             MCBSP_SPCR_RINTM_RSYNCERR -RINT generated by RSYNCERR*/
   
    MCBSP_SPCR_RSYNCERR_NO,/* Receive synchronization error(RSYNCERR)
                             MCBSP_SPCR_RSYNCERR_NO /MCBSP_SPCR_RSYNCERR_0 - No
                                  frame synchronization error
                             MCBSP_SPCR_RSYNCERR_YES /MCBSP_SPCR_RSYNCERR_1 - Frame
                                  synchronization error detected by McBSP         */ 
                               
    MCBSP_SPCR_RRST_YES /* Receiver reset(RRST). This resets or enables
                           receiver.       
                             MCBSP_SPCR_RRST_YES /MCBSP_SPCR_RRST_0 - Serial 
                                 port receiver is disabled and is in reset state. 
                             MCBSP_SPCR_RRST_NO  /MCBSP_SPCR_RRST_1 - Serial
                                  port receiver is enabled.                    */
    
  ),
    
  /*  Receive Control Register (RCR) */
  MCBSP_RCR_RMK(  
  
    MCBSP_RCR_RPHASE_SINGLE, /* Receive phases 
                             MCBSP_RCR_RPHASE_SINGLE - Single phase frame                          
                             MCBSP_RCR_RPHASE_DUAL   - Dual phase frame        */
                              
    MCBSP_RCR_RFRLEN2_OF(0), /* Receive frame length in phase 2(RFRLEN2) 
                              000 0000b: 1 word per phase     
                              000 0001b: 2 words per phase
                              . . . . . . . . . . . . 
                              111 1111b: 128 words per phase                   */
    
    MCBSP_RCR_RWDLEN2_8BIT,/* Receive element length in phase 2(RWDLEN2)  
                             MCBSP_RCR_RWDLEN2_8BIT  -  8  bits   
                             MCBSP_RCR_RWDLEN2_12BIT -  12 bits
                             MCBSP_RCR_RWDLEN2_16BIT -  16 bits
                             MCBSP_RCR_RWDLEN2_20BIT -  20 bits
                             MCBSP_RCR_RWDLEN2_24BIT -  24 bits
                             MCBSP_RCR_RWDLEN2_32BIT -  32 bits                */
                             
    MCBSP_RCR_RCOMPAND_MSB,/* Receive companding mode (RCOMPAND)  
                             MCBSP_RCR_RCOMPAND_MSB  - No companding.Data 
                                  transfer starts with MSB first.    
                             MCBSP_RCR_RCOMPAND_8BITLSB - No companding, 
                                  8-bit data. Transfer starts with LSB first. 
                                  Applicable to 8-bit data or 32-bit data in 
                                  data reversal mode. 
                             MCBSP_RCR_RCOMPAND_ULAW -  Compand using m-law for
                                  receive data. Applicable to 8-bit data only   
                             MCBSP_RCR_RCOMPAND_ALAW - Compand using A-law for 
                                  receive data. Applicable to 8-bit data only  */  
     
    MCBSP_RCR_RFIG_YES, /* Receive frame ignore(RFIG)
                             MCBSP_RCR_RFIG_NO  - Unexpected receive frame
                                  synchronization pulses restart the transfer.  
                             MCBSP_RCR_RFIG_YES - Unexpected receive frame
                                  synchronization pulses are ignored.          */
                                  
    MCBSP_RCR_RDATDLY_0BIT,/* Receive data delay(RDATDLY)
                             MCBSP_RCR_RDATDLY_0BIT - 0 bit data delay 
                             MCBSP_RCR_RDATDLY_1BIT - 1 bit data delay
                             MCBSP_RCR_RDATDLY_2BIT - 2 bit data delay         */
    
    MCBSP_RCR_RFRLEN1_OF(0), /* Receive frame length in phase 1(RFRLEN1)
                             000 0000b: 1 word per phase 
                             000 0001b: 2 words per phase
                             . . . . . . . . . . . . 
                             111 1111b: 128 words per phase                    */ 
                             
    MCBSP_RCR_RWDLEN1_32BIT,/* Receive element length in phase 1(RWDLEN1)
    
                             MCBSP_RCR_RWDLEN1_8BIT  -  8 bits
                             MCBSP_RCR_RWDLEN1_12BIT - 12 bits 
                             MCBSP_RCR_RWDLEN1_16BIT - 16 bits 
                             MCBSP_RCR_RWDLEN1_20BIT - 20 bits 
                             MCBSP_RCR_RWDLEN1_24BIT - 24 bits
                             MCBSP_RCR_RWDLEN1_32BIT - 32 bits                 */
    
    MCBSP_RCR_RWDREVRS_DISABLE/* Receive 32-bit bit reversal feature.(RWDREVRS)
                             MCBSP_RCR_RWDREVRS_DISABLE -32 bit reversal disabled
                             MCBSP_RCR_RWDREVRS_ENABLE  -32 bit reversal enabled. 
                                  32-bit data is received LSB first.        
                                  RWDLEN should be set for 32-bit operation.
                                  RCOMPAND should be set to 01b else operation
                                  is undefined.                                */
  ),

  /* Transmit Control Register (XCR) */
  MCBSP_XCR_RMK(            
    
    MCBSP_XCR_XPHASE_SINGLE,/* Transmit phases
                             MCBSP_XCR_XPHASE_SINGLE - Single phase frame
                             MCBSP_XCR_XPHASE_DUAL   - Dual phase frame       */
    
    MCBSP_XCR_XFRLEN2_OF(0),/* Transmit frame length in phase 2(XFRLEN2) 
                             000 0000b: 1 word per phase   
                             000 0001b: 2 words per phase  
                             . . . . . . . . . . . .       
                             111 1111b: 128 words per phase                   */
                             
    MCBSP_XCR_XWDLEN2_8BIT, /*  Transmit element length in phase 2
                             MCBSP_XCR_XWDLEN2_8BIT    -  8  bits                   
                             MCBSP_XCR_XWDLEN2_12BIT   -  12 bits                   
                             MCBSP_XCR_XWDLEN2_16BIT   -  16 bits                   
                             MCBSP_XCR_XWDLEN2_20BIT   -  20 bits                   
                             MCBSP_XCR_XWDLEN2_24BIT   -  24 bits                   
                             MCBSP_XCR_XWDLEN2_32BIT   -  32 bits             */
  
    MCBSP_XCR_XCOMPAND_MSB, /* Transmit companding mode(XCOMPAND)
                             MCBSP_XCR_XCOMPAND_MSB      - No companding. Data 
                                  transfer starts with MSB first.
                             MCBSP_XCR_XCOMPAND_8BITLSB  - No companding, 8-bit
                                   data. Transfer starts with LSB first. 
                                   Applicable to 8-bit data,or 32-bit data in 
                                   data reversal mode.    
                             MCBSP_XCR_XCOMPAND_ULAW     - Compand using m-law
                                   for receive data.Applicable to 8-bit data only.
                             MCBSP_XCR_XCOMPAND_ALAW  - Compand using A-law for
                                   receive data.Applicable to 8-bit data only. */
    
    MCBSP_XCR_XFIG_YES, /* Transmit frame ignore(XFIG)
                             MCBSP_XCR_XFIG_NO  - Unexpected transmit frame
                                   synchronization pulses restart the transfer.
                             MCBSP_XCR_XFIG_YES - Unexpected transmit frame 
                                   synchronization pulses are ignored.         */
    
    MCBSP_XCR_XDATDLY_0BIT, /*  Transmit data delay(XDATDLY)
                             MCBSP_XCR_XDATDLY_0BIT   - 0 bit data delay             
                             MCBSP_XCR_XDATDLY_1BIT   - 1 bit data delay            
                             MCBSP_XCR_XDATDLY_2BIT   - 2 bit data delay       */ 
    
    MCBSP_XCR_XFRLEN1_OF(0), /* Transmit frame length in phase 1(XFRLEN1)
                             000 0000b: 1 word per phase 
                             000 0001b: 2 words per phase
                             . . . . . . . . . . . . 
                             111 1111b: 128 words per phase                    */ 

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
26uuu国产日韩综合| 色婷婷综合五月| 99这里都是精品| 欧美最新大片在线看| 欧美片在线播放| 国产性做久久久久久| 亚洲欧美成人一区二区三区| 婷婷综合五月天| 韩国毛片一区二区三区| 成人福利视频网站| 欧美日韩一区二区三区免费看| 日韩一区二区在线观看视频| 精品国产在天天线2019| 国产精品毛片大码女人| 性做久久久久久免费观看欧美| 麻豆精品国产传媒mv男同| 国产一区二区三区免费观看| 97久久精品人人爽人人爽蜜臀| 欧美图区在线视频| 欧美精品一区二区三| 亚洲精品免费在线| 另类小说综合欧美亚洲| 97精品超碰一区二区三区| 日韩欧美一区在线| 自拍视频在线观看一区二区| 青青草97国产精品免费观看| av在线这里只有精品| 欧美久久久久久蜜桃| 亚洲国产精品av| 日韩高清在线不卡| 本田岬高潮一区二区三区| 91麻豆精品91久久久久同性| 国产精品国产三级国产aⅴ原创| 日韩国产欧美三级| 91麻豆免费在线观看| 久久久久国产精品人| 婷婷成人激情在线网| av一本久道久久综合久久鬼色| 3d成人动漫网站| 亚洲欧美日韩系列| 国产馆精品极品| 欧美一区二区成人| 亚洲综合男人的天堂| 国产精品77777| 91精品国产综合久久精品性色 | 亚洲国产欧美日韩另类综合| 国产一区二区三区观看| 8x8x8国产精品| 一区二区三区在线观看网站| 成人午夜av影视| 2020日本不卡一区二区视频| 日韩在线卡一卡二| 欧美视频在线一区二区三区| 自拍偷拍欧美激情| 波多野结衣亚洲一区| 久久久噜噜噜久久中文字幕色伊伊| 日韩国产精品大片| 欧美日韩激情一区二区三区| 亚洲综合视频网| 91黄视频在线| 一区二区高清视频在线观看| 99久久99精品久久久久久| 国产精品青草综合久久久久99| 韩国av一区二区三区四区| 日韩免费性生活视频播放| 日韩av电影一区| 69堂国产成人免费视频| 日韩中文字幕一区二区三区| 欧美最新大片在线看 | 欧美午夜精品一区二区三区| 国产精品福利一区| www.在线欧美| 专区另类欧美日韩| 91麻豆国产福利在线观看| 中文字幕一区二区日韩精品绯色| 国产成人精品午夜视频免费| 国产日本亚洲高清| 国产99久久久国产精品潘金| 国产肉丝袜一区二区| 成人在线综合网站| 国产精品欧美极品| www.亚洲色图.com| 亚洲三级在线免费观看| av亚洲精华国产精华精| 亚洲免费看黄网站| 欧美三级电影在线看| 午夜精品久久久久久久| 欧美一区二区三区不卡| 狠狠色狠狠色综合日日91app| 日韩欧美一区二区久久婷婷| 久久国产精品第一页| 欧美国产禁国产网站cc| 99久久精品一区二区| 一区二区三区在线观看国产 | 日韩黄色片在线观看| 日韩精品在线一区| 国产suv精品一区二区6| 亚洲图片激情小说| 欧美日韩国产综合视频在线观看| 日本一不卡视频| 国产视频一区不卡| 91视频在线观看| 日韩国产精品久久| 久久精品一区八戒影视| 99久久精品久久久久久清纯| 亚洲一区二三区| 日韩西西人体444www| 国产成人啪午夜精品网站男同| 综合久久久久久| 制服.丝袜.亚洲.中文.综合| 国产精品一卡二卡在线观看| 国产精品久久精品日日| 欧美日韩一区二区在线观看| 精品一区二区三区在线观看国产| 中文字幕成人av| 欧美日韩国产综合一区二区| 国产黄色精品网站| 亚洲高清视频的网址| 久久久99精品久久| 在线免费观看日本欧美| 狠狠色狠狠色综合系列| 一区二区三区久久久| 精品日韩一区二区三区 | 天天操天天干天天综合网| 精品久久免费看| 色噜噜久久综合| 狠狠色丁香久久婷婷综合_中| 亚洲另类春色国产| 2020国产精品久久精品美国| 欧美综合一区二区| 国产麻豆视频精品| 舔着乳尖日韩一区| 国产精品久久久久国产精品日日| 69久久99精品久久久久婷婷| 成人福利视频在线| 久久精品国产99| 一区二区三区不卡在线观看| 久久夜色精品国产欧美乱极品| 欧美亚洲高清一区| 成人精品小蝌蚪| 久久91精品久久久久久秒播| 一区二区三区视频在线观看| 久久久九九九九| 日韩欧美一级精品久久| 色94色欧美sute亚洲13| 国产精品亚洲а∨天堂免在线| 图片区小说区国产精品视频| 亚洲欧美一区二区三区极速播放| 久久一日本道色综合| 69av一区二区三区| 欧美色图激情小说| 色哟哟国产精品| 成人综合激情网| 国产一区二区三区在线观看精品| 午夜精品123| 亚洲一区二区三区国产| 国产精品国产三级国产a| 久久久精品人体av艺术| 日韩写真欧美这视频| 欧美日韩mp4| 欧美在线短视频| 91蝌蚪国产九色| 成人国产精品免费| 高清国产一区二区三区| 国产在线播放一区| 黄色日韩网站视频| 久久er99精品| 日韩国产欧美三级| 日韩高清不卡一区| 日日夜夜免费精品视频| 亚洲高清视频在线| 亚洲图片欧美综合| 亚洲午夜三级在线| 亚洲国产精品影院| 亚洲成人av在线电影| 亚洲成人免费在线观看| 亚洲一卡二卡三卡四卡| 一区二区三区色| 亚洲一区二区三区四区在线免费观看 | 亚洲摸摸操操av| 最新国产成人在线观看| 欧美国产国产综合| 中文字幕av在线一区二区三区| 久久久www成人免费毛片麻豆| 欧美大片日本大片免费观看| 91麻豆精品国产| 日韩欧美久久一区| 日韩美女在线视频| 欧美tickling挠脚心丨vk| 日韩视频一区二区三区| 日韩三级中文字幕| 欧美不卡在线视频| 久久久99精品免费观看不卡| 久久美女高清视频| 中文字幕免费一区| 一区二区三区视频在线看| 五月天网站亚洲| 免费在线欧美视频| 精品一区二区影视| 成人激情动漫在线观看|