亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? kbscan.rpt

?? DDS-320-func: 在采用 320x240 屏的設(shè)計(jì)實(shí)驗(yàn)箱上運(yùn)行
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                 e:\zong\verilog\kbscan.rpt

MAX+plus II Compiler Report File
Version 10.1 06/12/2001
Compiled: 01/17/2007 14:23:16

Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


KBSCAN


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

kbscan    EPF10K10LC84-3   5      9      0    0         0  %    29       5  %

User Pins:                 5      9      0  



Project Information                                 e:\zong\verilog\kbscan.rpt

** FILE HIERARCHY **



|lpm_add_sub:44|
|lpm_add_sub:44|addcore:adder|
|lpm_add_sub:44|altshift:result_ext_latency_ffs|
|lpm_add_sub:44|altshift:carry_ext_latency_ffs|
|lpm_add_sub:44|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                        e:\zong\verilog\kbscan.rpt
kbscan

***** Logic for device 'kbscan' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R        R           R     R  R  R  R     O     
                E  E  E  E  E  E        E           E     E  E  E  E     N     
                S  S  S  S  S  S     V  S     c     S  G  S  S  S  S     F     
                E  E  E  E  E  E  d  C  E     l     E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  a  C  R  r  k  r  R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  t  I  V  o  _  o  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  a  N  E  w  k  w  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  0  T  D  0  b  3  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | col1 
      ^nCE | 14                                                              72 | int0 
      #TDI | 15                                                              71 | col3 
     data2 | 16                                                              70 | data1 
      col2 | 17                                                              69 | col0 
  RESERVED | 18                                                              68 | GNDINT 
     data3 | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  r  G  r  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  o  N  o  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  w  D  w  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I  1  I  2  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N     N     N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T     T     T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                        e:\zong\verilog\kbscan.rpt
kbscan

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A1       4/ 8( 50%)   0/ 8(  0%)   4/ 8( 50%)    0/2    0/2       2/22(  9%)   
A2       8/ 8(100%)   0/ 8(  0%)   7/ 8( 87%)    1/2    0/2       4/22( 18%)   
A3       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       3/22( 13%)   
A5       8/ 8(100%)   1/ 8( 12%)   3/ 8( 37%)    0/2    0/2       8/22( 36%)   
A8       8/ 8(100%)   0/ 8(  0%)   2/ 8( 25%)    0/2    0/2      10/22( 45%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 5/6      ( 83%)
Total I/O pins used:                             9/53     ( 16%)
Total logic cells used:                         29/576    (  5%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.13/4    ( 78%)
Total fan-in:                                  91/2304    (  3%)

Total input pins required:                       5
Total input I/O cell registers required:         0
Total output pins required:                      9
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     29
Total flipflops required:                        2
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         8/ 576   (  1%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      4   8   1   0   8   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     29/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   4   8   1   0   8   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0     29/0  



Device-Specific Information:                        e:\zong\verilog\kbscan.rpt
kbscan

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk_kb
   2      -     -    -    --      INPUT                0    0    0    5  row0
  42      -     -    -    --      INPUT                0    0    0    5  row1
  44      -     -    -    --      INPUT                0    0    0    5  row2
  84      -     -    -    --      INPUT                0    0    0    5  row3


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                        e:\zong\verilog\kbscan.rpt
kbscan

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  69      -     -    A    --     OUTPUT                0    1    0    0  col0
  73      -     -    A    --     OUTPUT                0    1    0    0  col1
  17      -     -    A    --     OUTPUT                0    1    0    0  col2
  71      -     -    A    --     OUTPUT                0    1    0    0  col3
   5      -     -    -    05        TRI                0    1    0    0  data0
  70      -     -    A    --        TRI                0    1    0    0  data1
  16      -     -    A    --        TRI                0    1    0    0  data2
  19      -     -    A    --        TRI                0    1    0    0  data3
  72      -     -    A    --     OUTPUT                0    1    0    0  int0


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                        e:\zong\verilog\kbscan.rpt
kbscan

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      8     -    A    02       DFFE   +            0    2    0    5  cnt1 (:15)
   -      6     -    A    02       DFFE   +            0    1    0    6  cnt0 (:16)
   -      4     -    A    02       AND2                4    0    0    2  :30
   -      5     -    A    02        OR2        !       4    0    0    6  :292
   -      3     -    A    02        OR2        !       4    0    0    4  :307
   -      7     -    A    02        OR2        !       4    0    0    7  :322
   -      2     -    A    02        OR2        !       4    0    0    8  :337
   -      6     -    A    05       AND2        !       0    2    0    3  :424
   -      5     -    A    05       AND2        !       0    2    0    3  :832
   -      3     -    A    08        OR2                0    2    0    3  :1087
   -      3     -    A    01       AND2                0    2    1    4  :1162
   -      1     -    A    01       AND2                0    2    1    4  :1170
   -      8     -    A    01       AND2                0    2    1    4  :1178
   -      4     -    A    01        OR2                0    2    1    0  :1181
   -      8     -    A    05        OR2    s           0    4    0    1  ~1229~1
   -      2     -    A    05        OR2                0    4    0    1  :1235
   -      1     -    A    02        OR2    s           0    4    0    2  ~1236~1
   -      7     -    A    03        OR2                0    3    1    0  :1241
   -      7     -    A    08        OR2    s           0    4    0    1  ~1265~1
   -      8     -    A    08        OR2    s           0    4    0    1  ~1265~2
   -      1     -    A    08        OR2                0    4    1    0  :1265
   -      2     -    A    08        OR2    s           0    2    0    1  ~1289~1
   -      4     -    A    08        OR2    s           0    4    0    1  ~1289~2
   -      6     -    A    08        OR2    s           0    4    0    1  ~1289~3
   -      5     -    A    08        OR2                0    4    1    0  :1289
   -      1     -    A    05        OR2        !       0    2    0    0  :1310
   -      7     -    A    05        OR2    s   !       0    3    0    1  ~1313~1
   -      4     -    A    05        OR2                0    4    1    0  :1313
   -      3     -    A    05       AND2                0    2    1    0  :1325


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register


Device-Specific Information:                        e:\zong\verilog\kbscan.rpt
kbscan

** FASTTRACK INTERCONNECT UTILIZATION **

Row FastTrack Interconnect:

          Global         Left Half-      Right Half-
         FastTrack       FastTrack       FastTrack 
Row     Interconnect    Interconnect    Interconnect    Input Pins     Output Pins     Bidir Pins
A:      10/ 96( 10%)     7/ 48( 14%)     0/ 48(  0%)    0/16(  0%)      8/16( 50%)     0/16(  0%)
B:       0/ 96(  0%)     0/ 48(  0%)     0/ 48(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)
C:       0/ 96(  0%)     0/ 48(  0%)     0/ 48(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)


Column FastTrack Interconnect:

         FastTrack                                 
Column  Interconnect    Input Pins     Output Pins     Bidir Pins
01:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
02:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
03:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
04:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
05:      1/24(  4%)     0/4(  0%)      1/4( 25%)       0/4(  0%)
06:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
07:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
08:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
09:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
10:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
11:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
12:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
13:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
14:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
15:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
16:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
17:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
18:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
19:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
20:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
21:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
22:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
23:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
24:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
成人欧美一区二区三区黑人麻豆| 久久日韩粉嫩一区二区三区| 极品少妇xxxx精品少妇偷拍| 国产精品久久久久久久久久久免费看 | 精品一区二区三区在线播放| aa级大片欧美| 亚洲免费观看在线视频| 精品国产免费一区二区三区香蕉 | 亚洲成av人片| 亚洲啪啪综合av一区二区三区| 日韩女同互慰一区二区| 91玉足脚交白嫩脚丫在线播放| 国内外成人在线| 亚洲观看高清完整版在线观看| 国产精品久久久久婷婷| 在线成人av影院| 在线观看日产精品| 91免费在线看| 91一区二区三区在线观看| 国产白丝精品91爽爽久久 | 欧美一区二区视频网站| 97se狠狠狠综合亚洲狠狠| 粉嫩av一区二区三区粉嫩| 国产美女一区二区三区| 国产一区欧美二区| 国产精品自在在线| 成人app在线观看| 91麻豆国产福利在线观看| 欧美亚洲一区三区| 欧美视频一二三区| 精品国产免费一区二区三区香蕉 | 免费成人美女在线观看.| 久久99这里只有精品| 国内成人免费视频| 成人影视亚洲图片在线| 成人性生交大片免费看在线播放| 成人网男人的天堂| 欧美亚洲国产怡红院影院| 777色狠狠一区二区三区| 日韩一级完整毛片| 国产女同互慰高潮91漫画| 中文字幕一区二区三区在线不卡| 亚洲午夜在线电影| 粉嫩一区二区三区性色av| 欧美色窝79yyyycom| 久久久久久久综合日本| 尤物在线观看一区| 久久精品国产亚洲一区二区三区| 国产老妇另类xxxxx| 91美女片黄在线观看| 日韩欧美亚洲国产精品字幕久久久| 久久精品亚洲国产奇米99| 亚洲一二三区视频在线观看| 国产最新精品免费| 欧美精三区欧美精三区| 国产精品毛片高清在线完整版| 香港成人在线视频| 97se亚洲国产综合自在线| 国产亚洲va综合人人澡精品| 一区二区三区在线观看欧美| 国产黄色成人av| 欧美日韩不卡一区| 亚洲成人动漫在线观看| 北条麻妃国产九九精品视频| 精品国产不卡一区二区三区| 水蜜桃久久夜色精品一区的特点 | 97久久精品人人做人人爽50路| 欧美一区二区视频在线观看2020| 亚洲精品国产高清久久伦理二区| 国产成人在线看| 国产欧美在线观看一区| 国产很黄免费观看久久| 日韩免费成人网| 久久丁香综合五月国产三级网站| 欧美日韩国产色站一区二区三区| 亚洲一区在线视频观看| 欧美日韩久久一区二区| 亚洲aⅴ怡春院| 欧美一区二区视频免费观看| 丝袜美腿成人在线| 精品国产伦一区二区三区观看方式 | 日韩一二三区不卡| 麻豆一区二区在线| 国产日韩欧美一区二区三区乱码 | 日韩午夜在线播放| 国产一区二区三区免费| 久久久久久99久久久精品网站| 国产一区激情在线| 综合网在线视频| 欧美性生交片4| 国产综合色在线| 国产精品全国免费观看高清 | 国产另类ts人妖一区二区| 国产精品久久久久久户外露出| 欧美系列一区二区| 国产乱妇无码大片在线观看| 亚洲欧美另类图片小说| 欧美电影精品一区二区| 成人av网址在线观看| 日本欧美久久久久免费播放网| 天天色天天爱天天射综合| 美国三级日本三级久久99| 综合在线观看色| 久久综合成人精品亚洲另类欧美| 97精品超碰一区二区三区| 久久国产尿小便嘘嘘尿| 怡红院av一区二区三区| 国产欧美日韩精品在线| 欧美电影在哪看比较好| 99re成人精品视频| 国产99久久久国产精品潘金| 天天操天天综合网| 亚洲精品综合在线| 中文幕一区二区三区久久蜜桃| 日韩欧美国产午夜精品| 欧美手机在线视频| 在线观看视频91| 色综合咪咪久久| 色综合视频一区二区三区高清| 国产精品影视在线| 国产精品1区2区| 国产精品亚洲专一区二区三区| 久久99久久精品欧美| 美腿丝袜亚洲一区| 久久精品99久久久| 激情成人午夜视频| 国产精品系列在线观看| 国产成人自拍在线| 激情偷乱视频一区二区三区| 久久久久久久网| 日韩欧美国产三级| 久久人人97超碰com| 国产午夜精品一区二区三区视频| 久久久91精品国产一区二区精品 | 日韩欧美亚洲国产另类| 日韩欧美一区二区久久婷婷| 欧美成人精品高清在线播放 | 国产美女精品人人做人人爽| 国产一区二区三区在线观看精品| 国产一区二区影院| 一本一道久久a久久精品| 欧美日韩国产123区| 精品免费视频.| 中文字幕永久在线不卡| 天堂va蜜桃一区二区三区漫画版| 人人狠狠综合久久亚洲| 懂色av一区二区三区免费看| 欧美日韩一区二区在线观看| 日韩一区二区三区在线| 欧美激情一区二区三区不卡| 一区二区三区av电影| 久久99精品久久久久久国产越南| 99久久精品情趣| 日韩亚洲欧美一区二区三区| 国产无一区二区| 久久精品免费观看| 欧美日韩亚洲不卡| 一区免费观看视频| 国产麻豆视频精品| 日韩视频一区在线观看| 一区二区三区在线观看网站| 国产乱人伦精品一区二区在线观看 | 国产精品一区二区在线播放| 欧美日韩一区 二区 三区 久久精品| 亚洲精品一线二线三线| 天堂成人免费av电影一区| 在线视频综合导航| 亚洲免费在线观看| 国产精品香蕉一区二区三区| 日韩欧美国产综合| 日韩精品每日更新| 欧美精品精品一区| 一区二区三区在线免费| 欧美在线free| 亚洲一级不卡视频| 欧美亚洲禁片免费| 午夜电影一区二区| 欧美电影免费观看完整版| 秋霞午夜鲁丝一区二区老狼| 欧美亚洲综合色| 亚洲国产成人av网| 欧美一区二区视频在线观看2022| 午夜欧美电影在线观看| 欧美午夜影院一区| 日韩中文字幕av电影| 精品日韩在线观看| 国产91丝袜在线观看| 亚洲欧美怡红院| 欧美日韩高清一区二区| 亚洲超碰97人人做人人爱| 日韩一区二区电影网| 国产99精品国产| 亚洲国产成人av好男人在线观看| 欧美精品久久久久久久多人混战| 免费成人深夜小野草| 国产精品水嫩水嫩| 欧美人妇做爰xxxⅹ性高电影| 日韩av一区二区三区四区| 国产欧美精品一区aⅴ影院 | 国产精品初高中害羞小美女文|