亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? huan2.rpt

?? DDS-320-func: 在采用 320x240 屏的設計實驗箱上運行
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                 e:\mydds\verilog\huan2.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 01/09/2007 10:13:58

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


HUAN2


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

huan2     EPF10K10LC84-3   8      8      0    0         0  %    8        1  %

User Pins:                 8      8      0  



Project Information                                 e:\mydds\verilog\huan2.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Ignored unnecessary INPUT pin 'A7'
Warning: Ignored unnecessary INPUT pin 'A6'
Warning: Ignored unnecessary INPUT pin 'A5'
Warning: Ignored unnecessary INPUT pin 'A4'
Warning: Ignored unnecessary INPUT pin 'A3'
Warning: Ignored unnecessary INPUT pin 'A2'
Warning: Ignored unnecessary INPUT pin 'A1'
Warning: Ignored unnecessary INPUT pin 'A0'


Device-Specific Information:                        e:\mydds\verilog\huan2.rpt
huan2

***** Logic for device 'huan2' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S           S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E           E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R           R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V     A  A  V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  A  1  1  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  8  2  1  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
     aout1 | 18                                                              68 | GNDINT 
     aout4 | 19                                                              67 | aout7 
    VCCINT | 20                                                              66 | A15 
  RESERVED | 21                                                              65 | RESERVED 
     aout5 | 22                        EPF10K10LC84-3                        64 | aout3 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | aout6 
  RESERVED | 27                                                              59 | aout0 
       A14 | 28                                                              58 | RESERVED 
     aout2 | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  A  A  A  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  9  1  1  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D     3  0  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I           I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N           N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T           T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                        e:\mydds\verilog\huan2.rpt
huan2

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A3       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
A7       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B3       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B15      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B17      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
C8       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
C14      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
C15      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            10/53     ( 18%)
Total logic cells used:                          8/576    (  1%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 1.00/4    ( 25%)
Total fan-in:                                   8/2304    (  0%)

Total input pins required:                       8
Total input I/O cell registers required:         0
Total output pins required:                      8
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      8
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         8/ 576   (  1%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   1   0   0   0   1   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      2/0  
 B:      0   0   1   0   0   0   0   0   0   0   0   0   0   0   0   1   0   1   0   0   0   0   0   0   0      3/0  
 C:      0   0   0   0   0   0   0   1   0   0   0   0   0   0   1   1   0   0   0   0   0   0   0   0   0      3/0  

Total:   0   0   2   0   0   0   1   1   0   0   0   0   0   0   1   2   0   1   0   0   0   0   0   0   0      8/0  



Device-Specific Information:                        e:\mydds\verilog\huan2.rpt
huan2

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   2      -     -    -    --      INPUT                0    0    0    1  A8
  42      -     -    -    --      INPUT                0    0    0    1  A9
  44      -     -    -    --      INPUT                0    0    0    1  A10
  84      -     -    -    --      INPUT                0    0    0    1  A11
   1      -     -    -    --      INPUT                0    0    0    1  A12
  43      -     -    -    --      INPUT                0    0    0    1  A13
  28      -     -    C    --      INPUT                0    0    0    1  A14
  66      -     -    B    --      INPUT                0    0    0    1  A15


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                        e:\mydds\verilog\huan2.rpt
huan2

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  59      -     -    C    --     OUTPUT                0    1    0    0  aout0
  18      -     -    A    --     OUTPUT                0    1    0    0  aout1
  29      -     -    C    --     OUTPUT                0    1    0    0  aout2
  64      -     -    B    --     OUTPUT                0    1    0    0  aout3
  19      -     -    A    --     OUTPUT                0    1    0    0  aout4
  22      -     -    B    --     OUTPUT                0    1    0    0  aout5
  60      -     -    C    --     OUTPUT                0    1    0    0  aout6
  67      -     -    B    --     OUTPUT                0    1    0    0  aout7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲国产视频a| 欧美日韩亚洲国产综合| 色狠狠综合天天综合综合| 欧美一级高清片在线观看| 自拍偷拍亚洲激情| 国产精品影音先锋| 精品久久久久久久久久久久久久久 | 国产精品午夜在线观看| 午夜精品久久久久久久久久| 一本色道**综合亚洲精品蜜桃冫| 久久久精品天堂| 韩国女主播一区| 欧美大尺度电影在线| 亚洲成av人片在线观看| 91在线你懂得| 亚洲视频一二三| 99久久精品国产观看| 国产欧美一区二区三区沐欲 | 成人丝袜视频网| 精品国产免费视频| 日本不卡免费在线视频| 欧美日韩国产精品自在自线| 亚洲综合激情另类小说区| 99热在这里有精品免费| 国产精品动漫网站| 成人一区二区视频| 中文字幕一区二区视频| jizzjizzjizz欧美| 亚洲欧美视频一区| 欧洲精品一区二区三区在线观看| 亚洲乱码国产乱码精品精小说| 成人av在线网站| 国产精品久久免费看| 成人福利视频在线看| 亚洲欧美日本韩国| 精品视频一区三区九区| 日韩一区欧美二区| 日韩精品一区二区三区蜜臀| 国产在线观看免费一区| 国产欧美日韩一区二区三区在线观看| 91国产免费看| 五月婷婷激情综合| 日韩精品一区二区三区在线观看| 久久99精品国产.久久久久久 | 欧美精品 国产精品| 日日摸夜夜添夜夜添国产精品| 欧美一区二区福利在线| 国产一区二区三区日韩| 亚洲视频在线一区| 欧美疯狂做受xxxx富婆| 久久国内精品自在自线400部| 国产丝袜欧美中文另类| 91网址在线看| 日本va欧美va瓶| 中文字幕不卡一区| 欧美亚洲高清一区| 国产乱国产乱300精品| 亚洲精品一二三区| 精品国产露脸精彩对白| 91免费国产在线| 日韩成人精品在线观看| 欧美极品少妇xxxxⅹ高跟鞋| 色婷婷久久久久swag精品| 免费在线观看日韩欧美| 亚洲国产精品传媒在线观看| 欧美日韩在线精品一区二区三区激情| 美国三级日本三级久久99| 国产精品久久久久影视| 亚洲另类在线制服丝袜| 精品国产一区a| 欧美午夜精品久久久久久超碰| 激情六月婷婷久久| 亚洲国产日韩精品| 国产精品色哟哟网站| 欧美精品日日鲁夜夜添| 国产盗摄精品一区二区三区在线| 亚洲风情在线资源站| 久久久精品欧美丰满| 欧美日韩日日摸| 成人免费看黄yyy456| 免费观看30秒视频久久| 亚洲乱码一区二区三区在线观看| 久久综合狠狠综合久久激情| 欧美日韩国产高清一区二区三区| 不卡一区二区三区四区| 国产主播一区二区| 免费在线观看视频一区| 亚洲一区二区三区影院| 国产精品久久毛片| 久久精品夜夜夜夜久久| 日韩一级高清毛片| 欧美日韩在线综合| 在线亚洲人成电影网站色www| 成人看片黄a免费看在线| 韩国女主播一区| 极品美女销魂一区二区三区| 视频在线观看一区二区三区| 亚洲国产精品久久不卡毛片 | 久久综合九色综合欧美亚洲| 欧美三区在线视频| 在线视频国内自拍亚洲视频| 97久久精品人人爽人人爽蜜臀 | 亚洲欧美日本在线| 中文字幕在线一区| 欧美国产精品一区| 国产欧美一区二区三区沐欲| 久久天堂av综合合色蜜桃网| 精品久久久久久久一区二区蜜臀| 日韩一区二区免费电影| 7777精品久久久大香线蕉| 欧美亚日韩国产aⅴ精品中极品| 色婷婷综合久久久久中文| 99re成人在线| 欧亚洲嫩模精品一区三区| 欧美色老头old∨ideo| 欧美亚洲高清一区二区三区不卡| 欧美在线|欧美| 欧美日韩另类国产亚洲欧美一级| 欧美老肥妇做.爰bbww| 欧美精品tushy高清| 欧美大胆人体bbbb| 国产欧美综合在线| 日韩毛片在线免费观看| 一区二区三区中文在线观看| 亚洲乱码日产精品bd| 午夜视频在线观看一区二区| 免费不卡在线视频| 国产成人啪免费观看软件| 99综合电影在线视频| 欧美日韩在线一区二区| 日韩视频免费观看高清完整版| 久久先锋影音av鲁色资源网| 国产精品国产三级国产aⅴ中文| 一区二区三区四区中文字幕| 日韩av一二三| 国产91在线观看丝袜| 色94色欧美sute亚洲13| 日韩久久精品一区| 国产精品精品国产色婷婷| 亚洲电影中文字幕在线观看| 国内不卡的二区三区中文字幕| 成人性视频免费网站| 欧美在线视频日韩| 久久久蜜臀国产一区二区| 亚洲精选在线视频| 黄页视频在线91| 欧美性猛片xxxx免费看久爱| 精品999久久久| 亚洲国产精品视频| 高清国产一区二区| 在线成人午夜影院| 国产精品视频一区二区三区不卡| 亚洲一区精品在线| 国产一本一道久久香蕉| 欧美人动与zoxxxx乱| 中文字幕不卡一区| 蜜桃av一区二区三区| 色婷婷久久综合| 国产色婷婷亚洲99精品小说| 午夜av电影一区| 91麻豆精品在线观看| 精品卡一卡二卡三卡四在线| 国产成人av一区二区三区在线 | 美女在线视频一区| 色成年激情久久综合| 国产欧美一区二区精品仙草咪 | 樱桃视频在线观看一区| 国产激情精品久久久第一区二区| 欧美日韩一卡二卡| 国产精品国模大尺度视频| 久久se精品一区二区| 5858s免费视频成人| 一区二区三区国产精品| 成av人片一区二区| 国产亚洲精品bt天堂精选| 免费看欧美女人艹b| 欧美日韩在线电影| 亚洲综合偷拍欧美一区色| 成人涩涩免费视频| 欧美激情一区在线| 国产综合色在线| 精品国产乱码91久久久久久网站| 日韩和的一区二区| 欧美日韩性生活| 亚洲成av人综合在线观看| 欧洲精品在线观看| 一二三四区精品视频| 91在线国产福利| 亚洲色图20p| 91久久精品网| 亚洲一级二级三级在线免费观看| 色综合天天性综合| 成人欧美一区二区三区1314| 成人福利在线看| 亚洲人成精品久久久久| 91麻豆国产在线观看| 亚洲欧美日韩人成在线播放| 91福利小视频| 亚洲1区2区3区视频| 欧美日韩国产bt|