亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? huan2.rpt

?? DDS-320-func: 在采用 320x240 屏的設計實驗箱上運行
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                        e:\mydds\verilog\huan2.rpt
huan2

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      8     -    C    14      LCELL    s           1    0    1    0  aout0~1
   -      5     -    A    03      LCELL    s           1    0    1    0  aout1~1
   -      8     -    C    08      LCELL    s           1    0    1    0  aout2~1
   -      7     -    B    15      LCELL    s           1    0    1    0  aout3~1
   -      7     -    A    07      LCELL    s           1    0    1    0  aout4~1
   -      2     -    B    03      LCELL    s           1    0    1    0  aout5~1
   -      4     -    C    15      LCELL    s           1    0    1    0  aout6~1
   -      1     -    B    17      LCELL    s           1    0    1    0  aout7~1


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register


Device-Specific Information:                        e:\mydds\verilog\huan2.rpt
huan2

** FASTTRACK INTERCONNECT UTILIZATION **

Row FastTrack Interconnect:

          Global         Left Half-      Right Half-
         FastTrack       FastTrack       FastTrack 
Row     Interconnect    Interconnect    Interconnect    Input Pins     Output Pins     Bidir Pins
A:       0/ 96(  0%)     2/ 48(  4%)     0/ 48(  0%)    0/16(  0%)      2/16( 12%)     0/16(  0%)
B:       2/ 96(  2%)     0/ 48(  0%)     2/ 48(  4%)    1/16(  6%)      3/16( 18%)     0/16(  0%)
C:       1/ 96(  1%)     1/ 48(  2%)     2/ 48(  4%)    1/16(  6%)      3/16( 18%)     0/16(  0%)


Column FastTrack Interconnect:

         FastTrack                                 
Column  Interconnect    Input Pins     Output Pins     Bidir Pins
01:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
02:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
03:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
04:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
05:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
06:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
07:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
08:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
09:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
10:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
11:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
12:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
13:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
14:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
15:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
16:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
17:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
18:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
19:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
20:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
21:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
22:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
23:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
24:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
EA:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)


Device-Specific Information:                        e:\mydds\verilog\huan2.rpt
huan2

** EQUATIONS **

A8       : INPUT;
A9       : INPUT;
A10      : INPUT;
A11      : INPUT;
A12      : INPUT;
A13      : INPUT;
A14      : INPUT;
A15      : INPUT;

-- Node name is 'aout0~1' 
-- Equation name is 'aout0~1', location is LC8_C14, type is buried.
-- synthesized logic cell 
_LC8_C14 = LCELL( A8);

-- Node name is 'aout0' 
-- Equation name is 'aout0', type is output 
aout0    =  _LC8_C14;

-- Node name is 'aout1~1' 
-- Equation name is 'aout1~1', location is LC5_A3, type is buried.
-- synthesized logic cell 
_LC5_A3  = LCELL( A9);

-- Node name is 'aout1' 
-- Equation name is 'aout1', type is output 
aout1    =  _LC5_A3;

-- Node name is 'aout2~1' 
-- Equation name is 'aout2~1', location is LC8_C8, type is buried.
-- synthesized logic cell 
_LC8_C8  = LCELL( A10);

-- Node name is 'aout2' 
-- Equation name is 'aout2', type is output 
aout2    =  _LC8_C8;

-- Node name is 'aout3~1' 
-- Equation name is 'aout3~1', location is LC7_B15, type is buried.
-- synthesized logic cell 
_LC7_B15 = LCELL( A11);

-- Node name is 'aout3' 
-- Equation name is 'aout3', type is output 
aout3    =  _LC7_B15;

-- Node name is 'aout4~1' 
-- Equation name is 'aout4~1', location is LC7_A7, type is buried.
-- synthesized logic cell 
_LC7_A7  = LCELL( A12);

-- Node name is 'aout4' 
-- Equation name is 'aout4', type is output 
aout4    =  _LC7_A7;

-- Node name is 'aout5~1' 
-- Equation name is 'aout5~1', location is LC2_B3, type is buried.
-- synthesized logic cell 
_LC2_B3  = LCELL( A13);

-- Node name is 'aout5' 
-- Equation name is 'aout5', type is output 
aout5    =  _LC2_B3;

-- Node name is 'aout6~1' 
-- Equation name is 'aout6~1', location is LC4_C15, type is buried.
-- synthesized logic cell 
_LC4_C15 = LCELL( A14);

-- Node name is 'aout6' 
-- Equation name is 'aout6', type is output 
aout6    =  _LC4_C15;

-- Node name is 'aout7~1' 
-- Equation name is 'aout7~1', location is LC1_B17, type is buried.
-- synthesized logic cell 
_LC1_B17 = LCELL( A15);

-- Node name is 'aout7' 
-- Equation name is 'aout7', type is output 
aout7    =  _LC1_B17;



Project Information                                 e:\mydds\verilog\huan2.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Multi-Level

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'FLEX10K' family

      CARRY_CHAIN                         = ignore
      CARRY_CHAIN_LENGTH                  = 32
      CASCADE_CHAIN                       = ignore
      CASCADE_CHAIN_LENGTH                = 2
      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SUBFACTOR_EXTRACTION                = on
      IGNORE_SOFT_BUFFERS                 = on
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Use Quartus Fitter                        = on
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:02
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:01
   --------------------------             --------
   Total Time                             00:00:03


Memory Allocated
-----------------

Peak memory allocated during compilation  = 28,787K

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
综合激情成人伊人| 亚洲午夜久久久久| 中文字幕一区av| 一区av在线播放| 麻豆中文一区二区| 波多野结衣中文一区| 欧洲av一区二区嗯嗯嗯啊| 日韩精品一区二区三区视频播放 | √…a在线天堂一区| 偷拍一区二区三区四区| 国产精品2024| 欧美日韩日日夜夜| 欧美激情自拍偷拍| 日韩中文字幕亚洲一区二区va在线 | 国产乱码精品一区二区三| 99久久精品国产网站| 7777精品伊人久久久大香线蕉 | 成人综合在线视频| 欧美人与禽zozo性伦| 国产欧美一区视频| 午夜免费久久看| 成人精品视频网站| 欧美一区永久视频免费观看| 国产精品久久久一本精品| 日韩精品一二三| 色域天天综合网| 久久综合久久久久88| 午夜天堂影视香蕉久久| 成人久久久精品乱码一区二区三区 | 中文一区二区在线观看| 喷水一区二区三区| 在线看日本不卡| 国产日韩欧美综合一区| 日韩av在线播放中文字幕| 91网站最新地址| 国产性做久久久久久| 亚洲 欧美综合在线网络| 91在线观看视频| 国产日韩欧美制服另类| 久久99精品国产.久久久久| 最新热久久免费视频| 久久99精品国产91久久来源| 欧美日韩一本到| 亚洲精品大片www| 国产91精品精华液一区二区三区 | 日韩vs国产vs欧美| 欧美探花视频资源| 亚洲欧美日韩系列| 国产精品性做久久久久久| 欧美一级生活片| 午夜精品一区在线观看| 色av成人天堂桃色av| 中文字幕一区二区三区不卡| 国产精品一区二区在线播放| 日韩亚洲国产中文字幕欧美| 亚洲成a人片在线观看中文| 在线一区二区三区四区| 亚洲人成精品久久久久| 99久久精品一区二区| 国产精品美女久久久久久| 国产成人自拍网| 久久久午夜精品理论片中文字幕| 日韩av中文在线观看| 91麻豆精品国产自产在线| 午夜在线成人av| 欧美三级视频在线观看| 夜夜操天天操亚洲| 色老汉一区二区三区| 亚洲蜜臀av乱码久久精品| 一本色道a无线码一区v| 亚洲人成精品久久久久| 色久优优欧美色久优优| 亚洲精品成a人| 欧美亚洲综合色| 日日夜夜一区二区| 欧美一区二区视频网站| 美女国产一区二区| 精品国产乱码91久久久久久网站| 久久国产夜色精品鲁鲁99| 亚洲精品在线免费观看视频| 狠狠色2019综合网| 欧美激情中文不卡| 91视频在线观看| 亚洲国产综合视频在线观看| 7777精品伊人久久久大香线蕉最新版| 日本vs亚洲vs韩国一区三区| 日韩欧美亚洲国产精品字幕久久久 | 在线视频国内一区二区| 亚洲国产成人精品视频| 欧美精品v国产精品v日韩精品 | 欧美一区二区在线免费观看| 久久精品国产亚洲aⅴ| 国产亚洲欧洲997久久综合| 国产69精品一区二区亚洲孕妇| 国产精品电影院| 在线欧美小视频| 日韩电影免费在线看| 337p日本欧洲亚洲大胆色噜噜| 高清在线不卡av| 夜夜夜精品看看| 日韩精品一区国产麻豆| 国产成人在线电影| 亚洲精品久久嫩草网站秘色| 欧美精品v日韩精品v韩国精品v| 精品在线播放免费| 国产精品第四页| 欧美日韩国产不卡| 国产乱码一区二区三区| 国产精品久久久久四虎| 欧美日韩一区小说| 国产福利一区二区| 一区二区三国产精华液| 日韩你懂的在线播放| 成人一区二区在线观看| 一二三区精品视频| 2023国产精品| 欧美亚一区二区| 国产老肥熟一区二区三区| 亚洲免费视频中文字幕| 日韩欧美一区中文| 99精品在线免费| 免费人成黄页网站在线一区二区| 欧美激情一区在线| 6080午夜不卡| 99精品视频一区二区三区| 美女视频黄频大全不卡视频在线播放| 日本一区二区三区视频视频| 欧美丰满少妇xxxbbb| 亚洲精品在线三区| 欧美三级中文字幕在线观看| 国产美女娇喘av呻吟久久| 一区av在线播放| 国产拍揄自揄精品视频麻豆| 制服.丝袜.亚洲.中文.综合| 99综合电影在线视频| 久久国产尿小便嘘嘘| 亚洲综合视频网| 国产精品麻豆99久久久久久| 欧美一区二区三区日韩视频| 色综合天天性综合| 久久99精品国产.久久久久| 一区二区欧美在线观看| 中文久久乱码一区二区| 欧美成人性战久久| 欧美乱妇15p| 91浏览器入口在线观看| 国产成人精品亚洲午夜麻豆| 日韩激情视频在线观看| 一区二区在线观看不卡| 国产欧美日本一区视频| 精品99一区二区| 欧美区一区二区三区| 91国在线观看| 成人ar影院免费观看视频| 久草精品在线观看| 日韩av电影一区| 亚洲高清免费观看高清完整版在线观看 | 亚洲成人777| 亚洲欧美电影一区二区| 亚洲国产精品激情在线观看| 精品久久久久久综合日本欧美| 欧美日韩精品欧美日韩精品| 91色porny| 成人av动漫网站| 国产成人午夜精品影院观看视频 | 69av一区二区三区| 欧美日韩美女一区二区| 在线欧美小视频| 欧美在线观看禁18| 91久久久免费一区二区| 91色婷婷久久久久合中文| 成人禁用看黄a在线| 国内精品伊人久久久久影院对白| 日本伊人午夜精品| 日本欧美肥老太交大片| 天堂av在线一区| 天天av天天翘天天综合网| 亚洲国产欧美在线| 亚洲国产精品久久不卡毛片| 亚洲一区二区三区四区中文字幕| 亚洲午夜在线视频| 亚洲电影在线播放| 亚洲狠狠爱一区二区三区| 亚洲综合色视频| 亚洲第一av色| 日韩av在线播放中文字幕| 蜜臂av日日欢夜夜爽一区| 免费成人结看片| 精品无人码麻豆乱码1区2区| 国产综合色产在线精品| 国产一区二区精品在线观看| 国产一区二区不卡| 国产91综合一区在线观看| k8久久久一区二区三区| 91一区二区在线| 成人激情黄色小说| 日本黄色一区二区| 欧美日韩1区2区| 久久综合色之久久综合| 国产日韩欧美激情|