亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? jian.rpt

?? DDS-320-func: 在采用 320x240 屏的設計實驗箱上運行
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                  e:\mydds\verilog\jian.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 01/09/2007 21:11:25

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


JIAN


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

jian      EPF10K10LC84-3   8      8      0    0         0  %    8        1  %

User Pins:                 8      8      0  



Project Information                                  e:\mydds\verilog\jian.rpt

** FILE HIERARCHY **



|lpm_add_sub:17|
|lpm_add_sub:17|addcore:adder|
|lpm_add_sub:17|altshift:result_ext_latency_ffs|
|lpm_add_sub:17|altshift:carry_ext_latency_ffs|
|lpm_add_sub:17|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                         e:\mydds\verilog\jian.rpt
jian

***** Logic for device 'jian' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S           S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E           E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R           R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V           V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  A  A  A  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  0  4  3  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
     aout1 | 18                                                              68 | GNDINT 
     aout4 | 19                                                              67 | aout7 
    VCCINT | 20                                                              66 | A7 
  RESERVED | 21                                                              65 | RESERVED 
     aout5 | 22                        EPF10K10LC84-3                        64 | aout3 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | aout6 
  RESERVED | 27                                                              59 | aout0 
        A6 | 28                                                              58 | RESERVED 
     aout2 | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  A  A  A  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  1  5  2  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D           C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I           I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N           N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T           T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                         e:\mydds\verilog\jian.rpt
jian

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A3       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
A7       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B3       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B15      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B17      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
C8       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
C14      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
C15      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            10/53     ( 18%)
Total logic cells used:                          8/576    (  1%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 1.00/4    ( 25%)
Total fan-in:                                   8/2304    (  0%)

Total input pins required:                       8
Total input I/O cell registers required:         0
Total output pins required:                      8
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      8
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         8/ 576   (  1%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   1   0   0   0   1   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      2/0  
 B:      0   0   1   0   0   0   0   0   0   0   0   0   0   0   0   1   0   1   0   0   0   0   0   0   0      3/0  
 C:      0   0   0   0   0   0   0   1   0   0   0   0   0   0   1   1   0   0   0   0   0   0   0   0   0      3/0  

Total:   0   0   2   0   0   0   1   1   0   0   0   0   0   0   1   2   0   1   0   0   0   0   0   0   0      8/0  



Device-Specific Information:                         e:\mydds\verilog\jian.rpt
jian

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   2      -     -    -    --      INPUT                0    0    0    1  A0
  42      -     -    -    --      INPUT                0    0    0    1  A1
  44      -     -    -    --      INPUT                0    0    0    1  A2
  84      -     -    -    --      INPUT                0    0    0    1  A3
   1      -     -    -    --      INPUT                0    0    0    1  A4
  43      -     -    -    --      INPUT                0    0    0    1  A5
  28      -     -    C    --      INPUT                0    0    0    1  A6
  66      -     -    B    --      INPUT                0    0    0    1  A7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                         e:\mydds\verilog\jian.rpt
jian

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  59      -     -    C    --     OUTPUT                0    1    0    0  aout0
  18      -     -    A    --     OUTPUT                0    1    0    0  aout1
  29      -     -    C    --     OUTPUT                0    1    0    0  aout2
  64      -     -    B    --     OUTPUT                0    1    0    0  aout3
  19      -     -    A    --     OUTPUT                0    1    0    0  aout4
  22      -     -    B    --     OUTPUT                0    1    0    0  aout5
  60      -     -    C    --     OUTPUT                0    1    0    0  aout6
  67      -     -    B    --     OUTPUT                0    1    0    0  aout7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91在线你懂得| 国产精品一区一区| 5858s免费视频成人| 舔着乳尖日韩一区| 91精品国产欧美一区二区成人| 日韩成人精品在线观看| 日韩视频一区在线观看| 韩国女主播成人在线观看| 国产亚洲欧洲一区高清在线观看| 国产精品自产自拍| 中文字幕一区二区在线播放| 色综合久久综合网97色综合| 亚洲va国产天堂va久久en| 日韩一二三区不卡| 成人一区在线观看| 亚洲永久免费av| 精品美女在线观看| 99久久久精品免费观看国产蜜| 亚洲一级电影视频| 精品国产免费人成在线观看| 本田岬高潮一区二区三区| 无吗不卡中文字幕| 欧美国产精品专区| 欧美日韩在线直播| 国产不卡视频一区| 婷婷国产在线综合| 国产欧美一二三区| 91.com在线观看| 成人久久久精品乱码一区二区三区| 一区二区免费看| 久久精品亚洲精品国产欧美| 欧美三区免费完整视频在线观看| 韩国v欧美v亚洲v日本v| 亚洲午夜精品在线| 久久久国产综合精品女国产盗摄| 色婷婷久久综合| 黄色日韩三级电影| 性做久久久久久免费观看| 日本一区二区三区dvd视频在线| 在线视频国内一区二区| 国产精品一区免费视频| 亚洲国产一区视频| 国产精品久久久一区麻豆最新章节| 色婷婷精品久久二区二区蜜臂av | 2014亚洲片线观看视频免费| 色菇凉天天综合网| 国产丶欧美丶日本不卡视频| 日韩高清在线电影| 一区二区三区在线看| 国产欧美日韩在线| 精品国产免费久久| 日韩一级视频免费观看在线| 欧美性三三影院| 一本久久a久久免费精品不卡| 国产一区二区视频在线| 蜜桃久久久久久久| 五月婷婷激情综合网| 亚洲精品视频在线看| 国产精品私房写真福利视频| 久久品道一品道久久精品| 日韩午夜激情av| 欧美一区二区播放| 欧美三级乱人伦电影| 91传媒视频在线播放| 99视频精品全部免费在线| 国产成人欧美日韩在线电影| 麻豆久久久久久| 日韩成人一级大片| 日韩国产在线一| 午夜精品在线看| 日韩国产在线观看| 久色婷婷小香蕉久久| 久久精品噜噜噜成人88aⅴ| 美洲天堂一区二卡三卡四卡视频 | 精品国产污网站| 精品少妇一区二区三区在线播放| 欧美一卡在线观看| 精品播放一区二区| 精品1区2区在线观看| 久久精品亚洲精品国产欧美 | 日韩一二三四区| 欧美岛国在线观看| 久久久久久久性| 国产精品久久综合| 一区二区三区自拍| 日韩av午夜在线观看| 免费观看一级特黄欧美大片| 狠狠网亚洲精品| 粉嫩一区二区三区性色av| 成人国产精品免费观看动漫| 91麻豆福利精品推荐| 欧美中文字幕久久| 欧美一区二区三区视频在线观看| 欧美一级在线免费| 久久天天做天天爱综合色| 日本一区二区三区在线观看| 国产精品国产三级国产专播品爱网| 亚洲欧洲色图综合| 午夜久久久影院| 国产一区二区三区在线看麻豆| 风间由美一区二区av101 | av不卡在线播放| 欧美日韩视频在线第一区| 欧美一区二区三区不卡| 久久精品亚洲精品国产欧美kt∨ | 成人高清在线视频| 欧美视频精品在线观看| 欧美成人性战久久| 中文字幕精品一区二区三区精品| 亚洲日穴在线视频| 美女精品自拍一二三四| 成人福利电影精品一区二区在线观看 | 欧美一区二区三区免费视频| 久久久久国产免费免费| 亚洲综合色丁香婷婷六月图片| 蜜臀a∨国产成人精品| 波多野结衣视频一区| 宅男在线国产精品| 国产精品毛片高清在线完整版| 亚洲一级二级三级在线免费观看| 国产麻豆精品久久一二三| 欧美日韩一区三区| 国产欧美一区二区三区网站| 亚洲成人在线观看视频| 成人午夜av电影| 欧美成人性战久久| 亚洲成在线观看| 成人高清免费在线播放| 日韩视频在线永久播放| 亚洲一二三级电影| 成人av在线播放网站| 久久综合久久99| 亚洲一区二区三区四区在线观看 | 午夜激情久久久| 成人18视频在线播放| 日韩免费高清电影| 亚洲电影中文字幕在线观看| 成人夜色视频网站在线观看| 日韩欧美国产午夜精品| 亚洲在线视频网站| 色综合天天天天做夜夜夜夜做| 亚洲精品一区二区三区精华液| 午夜欧美在线一二页| 色婷婷久久久亚洲一区二区三区| 日本一区二区综合亚洲| 国产一区二区成人久久免费影院 | 国产suv精品一区二区883| 91精品国产91综合久久蜜臀| 亚洲狠狠丁香婷婷综合久久久| 成人网男人的天堂| 国产片一区二区| 激情综合色综合久久综合| 欧美区在线观看| 亚洲国产精品嫩草影院| 91激情五月电影| 亚洲人成伊人成综合网小说| 99riav久久精品riav| 国产精品九色蝌蚪自拍| www.成人网.com| 国产精品剧情在线亚洲| www.亚洲色图.com| 18成人在线视频| 色天天综合久久久久综合片| 亚洲免费观看高清在线观看| 成人av资源下载| 亚洲欧美日韩在线| 欧美色图天堂网| 三级欧美在线一区| 欧美一二三区精品| 精品一区二区三区影院在线午夜| 91精品国产免费| 韩日av一区二区| 久久精品视频一区二区三区| 国产成人午夜高潮毛片| 国产精品欧美经典| 色婷婷国产精品综合在线观看| 一区二区高清视频在线观看| 在线观看日韩毛片| 水蜜桃久久夜色精品一区的特点 | 高清成人在线观看| 亚洲欧洲美洲综合色网| 色综合天天综合网天天狠天天 | 国产精品三级在线观看| 99九九99九九九视频精品| 亚洲裸体在线观看| 欧美日韩1234| 国模娜娜一区二区三区| 国产精品色呦呦| 欧美视频在线一区| 麻豆成人免费电影| 国产丝袜在线精品| 日本道免费精品一区二区三区| 午夜精品国产更新| 2024国产精品| 色老汉av一区二区三区| 青青国产91久久久久久| 国产精品无遮挡| 欧美日韩国产小视频| 国产福利91精品| 亚洲一区二区三区小说|