亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? chengfa2.rpt

?? DDS-320-func: 在采用 320x240 屏的設計實驗箱上運行
?? RPT
?? 第 1 頁 / 共 5 頁
字號:
Project Information                              e:\mydds\verilog\chengfa2.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 01/09/2007 21:46:45

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


CHENGFA2


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

chengfa2  EPF10K10LC84-3   15     16     0    0         0  %    104      18 %

User Pins:                 15     16     0  



Project Information                              e:\mydds\verilog\chengfa2.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Ignored unnecessary INPUT pin 'B7'


Project Information                              e:\mydds\verilog\chengfa2.rpt

** FILE HIERARCHY **



|one_bit_adder:U_0_0|
|one_bit_adder:U_0_1|
|one_bit_adder:U_0_2|
|one_bit_adder:U_0_3|
|one_bit_adder:U_0_4|
|one_bit_adder:U_0_5|
|one_bit_adder:U_0_6|
|one_bit_adder:U_0_7|
|one_bit_adder:U_1_0|
|one_bit_adder:U_1_1|
|one_bit_adder:U_1_2|
|one_bit_adder:U_1_3|
|one_bit_adder:U_1_4|
|one_bit_adder:U_1_5|
|one_bit_adder:U_1_6|
|one_bit_adder:U_1_7|
|one_bit_adder:U_2_0|
|one_bit_adder:U_2_1|
|one_bit_adder:U_2_2|
|one_bit_adder:U_2_3|
|one_bit_adder:U_2_4|
|one_bit_adder:U_2_5|
|one_bit_adder:U_2_6|
|one_bit_adder:U_2_7|
|one_bit_adder:U_3_0|
|one_bit_adder:U_3_1|
|one_bit_adder:U_3_2|
|one_bit_adder:U_3_3|
|one_bit_adder:U_3_4|
|one_bit_adder:U_3_5|
|one_bit_adder:U_3_6|
|one_bit_adder:U_3_7|
|one_bit_adder:U_4_0|
|one_bit_adder:U_4_1|
|one_bit_adder:U_4_2|
|one_bit_adder:U_4_3|
|one_bit_adder:U_4_4|
|one_bit_adder:U_4_5|
|one_bit_adder:U_4_6|
|one_bit_adder:U_4_7|
|one_bit_adder:U_5_0|
|one_bit_adder:U_5_1|
|one_bit_adder:U_5_2|
|one_bit_adder:U_5_3|
|one_bit_adder:U_5_4|
|one_bit_adder:U_5_5|
|one_bit_adder:U_5_6|
|one_bit_adder:U_5_7|
|one_bit_adder:U_6_0|
|one_bit_adder:U_6_1|
|one_bit_adder:U_6_2|
|one_bit_adder:U_6_3|
|one_bit_adder:U_6_4|
|one_bit_adder:U_6_5|
|one_bit_adder:U_6_6|
|one_bit_adder:U_6_7|


Device-Specific Information:                     e:\mydds\verilog\chengfa2.rpt
chengfa2

***** Logic for device 'chengfa2' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                d                 d     d                 d              C     
                a     R  R  R  R  a     a           R     a     R  R     O     
                t     E  E  E  E  t     t           E     t     E  E     N     
                a     S  S  S  S  a  V  a           S  G  a     S  S     F     
                _     E  E  E  E  _  C  _           E  N  _     E  E     _  ^  
                o     R  R  R  R  o  C  o           R  D  o     R  R  #  D  n  
                u     V  V  V  V  u  I  u           V  I  u     V  V  T  O  C  
                t  B  E  E  E  E  t  N  t  A  A  B  E  N  t  B  E  E  C  N  E  
                3  0  D  D  D  D  5  T  2  2  3  3  D  T  6  6  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | data_out11 
data_out14 | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | A7 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
data_out15 | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | B4 
  RESERVED | 25                                                              61 | A5 
    GNDINT | 26                                                              60 | data_out8 
 data_out0 | 27                                                              59 | B5 
 data_out4 | 28                                                              58 | A1 
        A4 | 29                                                              57 | #TMS 
        A6 | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | data_out7 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  d  V  G  B  A  B  V  G  R  d  d  R  R  d  d  
                C  n  E  E  E  E  a  C  N  1  0  2  C  N  E  a  a  E  E  a  a  
                C  C  S  S  S  S  t  C  D           C  D  S  t  t  S  S  t  t  
                I  O  E  E  E  E  a  I  I           I  I  E  a  a  E  E  a  a  
                N  N  R  R  R  R  _  N  N           N  N  R  _  _  R  R  _  _  
                T  F  V  V  V  V  o  T  T           T  T  V  o  o  V  V  o  o  
                   I  E  E  E  E  u                       E  u  u  E  E  u  u  
                   G  D  D  D  D  t                       D  t  t  D  D  t  t  
                                  1                          9  1        1  1  
                                                                0        3  2  


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                     e:\mydds\verilog\chengfa2.rpt
chengfa2

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
B7       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
C1       8/ 8(100%)   1/ 8( 12%)   3/ 8( 37%)    0/2    0/2      10/22( 45%)   
C2       8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    0/2    0/2      11/22( 50%)   
C3       8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    0/2    0/2       8/22( 36%)   
C5       8/ 8(100%)   1/ 8( 12%)   5/ 8( 62%)    0/2    0/2      11/22( 50%)   
C6       8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    0/2    0/2      11/22( 50%)   
C7       8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    0/2    0/2      10/22( 45%)   
C8       8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    0/2    0/2       9/22( 40%)   
C10      7/ 8( 87%)   0/ 8(  0%)   6/ 8( 75%)    0/2    0/2       7/22( 31%)   
C11      8/ 8(100%)   2/ 8( 25%)   5/ 8( 62%)    0/2    0/2       8/22( 36%)   
C14      8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    0/2    0/2      10/22( 45%)   
C15      8/ 8(100%)   2/ 8( 25%)   3/ 8( 37%)    0/2    0/2      10/22( 45%)   
C20      8/ 8(100%)   3/ 8( 37%)   1/ 8( 12%)    0/2    0/2       8/22( 36%)   
C22      8/ 8(100%)   2/ 8( 25%)   2/ 8( 25%)    0/2    0/2       8/22( 36%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            25/53     ( 47%)
Total logic cells used:                        104/576    ( 18%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.69/4    ( 92%)
Total fan-in:                                 384/2304    ( 16%)

Total input pins required:                      15
Total input I/O cell registers required:         0
Total output pins required:                     16
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                    104
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        17/ 576   (  2%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   0   0   0   1   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      1/0  
 C:      8   8   8   0   8   8   8   8   0   7   8   0   0   0   8   8   0   0   0   0   8   0   8   0   0    103/0  

Total:   8   8   8   0   8   8   9   8   0   7   8   0   0   0   8   8   0   0   0   0   8   0   8   0   0    104/0  



Device-Specific Information:                     e:\mydds\verilog\chengfa2.rpt
chengfa2

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  43      -     -    -    --      INPUT                0    0    0   13  A0
  58      -     -    C    --      INPUT                0    0    0   15  A1
   2      -     -    -    --      INPUT                0    0    0   16  A2
   1      -     -    -    --      INPUT                0    0    0   13  A3
  29      -     -    C    --      INPUT                0    0    0   13  A4
  61      -     -    C    --      INPUT                0    0    0   12  A5
  30      -     -    C    --      INPUT                0    0    0   13  A6
  66      -     -    B    --      INPUT                0    0    0    1  A7
  10      -     -    -    01      INPUT                0    0    0    8  B0
  42      -     -    -    --      INPUT                0    0    0   13  B1
  44      -     -    -    --      INPUT                0    0    0   14  B2
  84      -     -    -    --      INPUT                0    0    0   14  B3
  62      -     -    C    --      INPUT                0    0    0   14  B4
  59      -     -    C    --      INPUT                0    0    0   14  B5
  80      -     -    -    23      INPUT                0    0    0   14  B6


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
麻豆中文一区二区| 26uuu国产日韩综合| 亚洲日本免费电影| 99re在线精品| 亚洲日本中文字幕区| 91麻豆免费观看| 亚洲精品菠萝久久久久久久| 欧美视频中文字幕| 秋霞电影一区二区| 久久久亚洲午夜电影| 99视频在线精品| 天天免费综合色| 国产丝袜在线精品| 在线免费一区三区| 日韩电影网1区2区| 国产片一区二区| 欧美性大战xxxxx久久久| 久久不见久久见免费视频7 | 欧美日韩一二三区| 裸体一区二区三区| 国产精品成人一区二区三区夜夜夜| 91麻豆国产香蕉久久精品| 图片区日韩欧美亚洲| 久久先锋影音av| 91成人国产精品| 国产一区 二区 三区一级| 亚洲猫色日本管| 欧美不卡视频一区| 99热这里都是精品| 久久国产夜色精品鲁鲁99| 亚洲免费观看在线视频| 日韩欧美高清dvd碟片| 91麻豆.com| 激情综合一区二区三区| 一区二区久久久久| 久久久国产一区二区三区四区小说| 色婷婷精品大视频在线蜜桃视频| 激情五月播播久久久精品| 亚洲视频在线一区观看| 精品日韩99亚洲| 欧美色图片你懂的| 成人成人成人在线视频| 日本一不卡视频| 亚洲欧美日韩国产一区二区三区| 久久综合网色—综合色88| 欧美午夜精品久久久久久孕妇| 国产呦精品一区二区三区网站| 亚洲一区二区三区在线看| 国产欧美日韩在线观看| 日韩一级成人av| 欧美在线你懂的| fc2成人免费人成在线观看播放| 激情丁香综合五月| 日日夜夜精品免费视频| 亚洲激情男女视频| 中文字幕一区二区视频| 久久精品视频在线看| 欧美一级二级三级蜜桃| 欧美日韩国产另类不卡| 在线免费观看日本欧美| 9i在线看片成人免费| 国产成人午夜高潮毛片| 国产一区在线看| 韩国一区二区三区| 麻豆成人久久精品二区三区红 | 国产白丝精品91爽爽久久| 免费在线观看不卡| 视频一区免费在线观看| 亚洲一区在线观看网站| 亚洲乱码中文字幕综合| 自拍偷拍国产亚洲| 亚洲欧美日韩综合aⅴ视频| 国产精品毛片久久久久久| 日本一区二区三区久久久久久久久不| 日韩精品一区二区三区中文精品| 欧美日韩激情在线| 欧美浪妇xxxx高跟鞋交| 在线成人免费观看| 欧美一区二区三区四区高清| 欧美一级久久久| 26uuu色噜噜精品一区二区| 久久日一线二线三线suv| 久久综合九色综合97婷婷女人| 精品免费一区二区三区| 精品日韩欧美在线| 欧美激情一区二区三区蜜桃视频| 国产精品久久网站| 亚洲美女区一区| 亚洲国产日韩a在线播放性色| 午夜久久久久久久久久一区二区| 丝袜美腿一区二区三区| 激情久久久久久久久久久久久久久久| 黄一区二区三区| jvid福利写真一区二区三区| 欧美在线观看视频一区二区 | 99re这里只有精品首页| 色av一区二区| 欧美人伦禁忌dvd放荡欲情| 日韩精品一区二区三区在线播放| 欧美成人免费网站| 国产精品视频线看| 亚洲国产成人va在线观看天堂| 婷婷中文字幕综合| 国产精品自拍网站| 久久久久国产精品麻豆ai换脸 | 欧美一区二区三区四区视频| 精品久久久久久久久久久久久久久 | 精品1区2区在线观看| 国产日韩欧美亚洲| 一区二区在线免费观看| 免费在线观看日韩欧美| 成人黄色电影在线| 欧美猛男超大videosgay| 久久亚洲精华国产精华液 | 亚洲精品一区二区三区99| 亚洲国产电影在线观看| 亚洲国产精品自拍| 韩国精品主播一区二区在线观看 | 亚洲一区二区三区视频在线| 九九国产精品视频| 在线观看视频欧美| 久久亚洲精品国产精品紫薇| 一区二区三区日韩欧美精品| 蜜桃视频在线观看一区| 91蜜桃网址入口| 欧美精品一区二区三区久久久| 一区二区三区四区国产精品| 国产精品一区二区三区乱码| 欧美美女直播网站| 成人欧美一区二区三区在线播放| 免费av网站大全久久| 色综合久久久久| 日本一区二区免费在线观看视频 | 亚洲精品在线一区二区| 亚洲高清一区二区三区| aaa欧美日韩| 国产欧美日韩另类视频免费观看| 日日摸夜夜添夜夜添国产精品| av中文字幕不卡| 久久久综合视频| 麻豆久久久久久| 在线不卡的av| 亚洲综合成人在线视频| 99久久久无码国产精品| 久久午夜国产精品| 蜜桃av一区二区在线观看| 欧美色综合影院| 亚洲色图在线播放| 成人丝袜视频网| 久久久青草青青国产亚洲免观| 日韩高清一区二区| 欧美日精品一区视频| 亚洲免费色视频| 99精品偷自拍| 国产精品久久久久影院色老大| 韩国视频一区二区| 精品国产一区久久| 青青国产91久久久久久| 欧美精品xxxxbbbb| 日韩精品电影一区亚洲| 欧美日韩亚洲国产综合| 亚洲国产精品一区二区www | 精品国产凹凸成av人导航| 日韩av一级电影| 日韩精品中文字幕一区| 久久精品免费看| 337p粉嫩大胆色噜噜噜噜亚洲 | 欧美电视剧免费观看| 美女视频一区二区三区| 欧美大片在线观看一区二区| 久久99最新地址| 亚洲精品一线二线三线| 国产精品主播直播| 欧美激情中文字幕一区二区| 国产二区国产一区在线观看| 国产亚洲短视频| www.亚洲色图| 一区二区三区高清| 91精品国产综合久久久蜜臀粉嫩 | 日韩伦理av电影| 色八戒一区二区三区| 亚洲国产视频一区二区| 91精品黄色片免费大全| 国产一区二区三区免费| 国产欧美日韩三区| 在线亚洲一区观看| 日韩精品国产欧美| 久久蜜桃av一区二区天堂| 不卡的av网站| 亚洲成人一区二区| 久久综合中文字幕| 91视频一区二区| 日韩和欧美一区二区| 久久亚洲影视婷婷| 日本高清视频一区二区| 日本成人在线电影网| 欧美经典一区二区三区| 在线免费观看不卡av| 久久国产精品99精品国产| 国产精品理伦片|