亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? tiao.rpt

?? DDS-320-func: 在采用 320x240 屏的設(shè)計實驗箱上運行
?? RPT
?? 第 1 頁 / 共 3 頁
字號:
Project Information                                  e:\mydds\verilog\tiao.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 01/08/2007 20:39:28

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

tiao      EPF10K10LC84-3   1      8      0    0         0  %    30       5  %

User Pins:                 1      8      0  



Project Information                                  e:\mydds\verilog\tiao.rpt

** FILE HIERARCHY **



|lpm_add_sub:88|
|lpm_add_sub:88|addcore:adder|
|lpm_add_sub:88|altshift:result_ext_latency_ffs|
|lpm_add_sub:88|altshift:carry_ext_latency_ffs|
|lpm_add_sub:88|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:89|
|lpm_add_sub:89|addcore:adder|
|lpm_add_sub:89|altshift:result_ext_latency_ffs|
|lpm_add_sub:89|altshift:carry_ext_latency_ffs|
|lpm_add_sub:89|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                         e:\mydds\verilog\tiao.rpt
tiao

***** Logic for device 'tiao' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R        R  R  R     O     
                E  E  E  E  E  E  E     E           E        E  E  E     N     
                S  S  S  S  S  S  S  V  S  G     G  S  G  p  S  S  S     F     
                E  E  E  E  E  E  E  C  E  N     N  E  N  h  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R  D     D  R  D  a  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V  I  c  I  V  I  s  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  N  l  N  E  N  e  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  T  k  T  D  T  6  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | phase2 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | phase5 
    phase1 | 16                                                              70 | phase3 
    phase4 | 17                                                              69 | phase0 
  RESERVED | 18                                                              68 | GNDINT 
    phase7 | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  G  G  G  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  N  N  N  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  D  D  D  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I  I  I  I  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N  N  N  N  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T  T  T  T  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                         e:\mydds\verilog\tiao.rpt
tiao

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A1       8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       1/22(  4%)   
A8       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       2/22(  9%)   
A13      6/ 8( 75%)   0/ 8(  0%)   2/ 8( 25%)    1/2    0/2       1/22(  4%)   
A18      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2       1/22(  4%)   
A21      7/ 8( 87%)   0/ 8(  0%)   3/ 8( 37%)    1/2    0/2       3/22( 13%)   
A22      7/ 8( 87%)   1/ 8( 12%)   5/ 8( 62%)    1/2    0/2       2/22(  9%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 1/6      ( 16%)
Total I/O pins used:                             8/53     ( 15%)
Total logic cells used:                         30/576    (  5%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.10/4    ( 77%)
Total fan-in:                                  93/2304    (  4%)

Total input pins required:                       1
Total input I/O cell registers required:         0
Total output pins required:                      8
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     30
Total flipflops required:                       22
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         1/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      8   0   0   0   0   0   0   1   0   0   0   0   0   6   0   0   0   0   1   0   0   7   7   0   0     30/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   8   0   0   0   0   0   0   1   0   0   0   0   0   6   0   0   0   0   1   0   0   7   7   0   0     30/0  



Device-Specific Information:                         e:\mydds\verilog\tiao.rpt
tiao

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  clk


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                         e:\mydds\verilog\tiao.rpt

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩色在线观看| 色欧美片视频在线观看| 日韩亚洲欧美高清| 日本成人超碰在线观看| 日韩亚洲欧美中文三级| 男人的天堂亚洲一区| 欧美一卡二卡在线| 蜜臀91精品一区二区三区| 日韩一区二区电影| 国产精一区二区三区| 日本一区二区三区四区在线视频| 国内精品久久久久影院薰衣草| 精品国产乱码91久久久久久网站| 国产尤物一区二区在线| 久久精品欧美日韩| 色伊人久久综合中文字幕| 亚洲大片在线观看| 亚洲精品一区二区三区福利 | 国产高清精品在线| 成人免费一区二区三区视频 | 91久久一区二区| 丝袜脚交一区二区| 久久精品视频免费| 欧美日韩国产经典色站一区二区三区| 免费观看在线综合| 国产精品久久影院| 9191精品国产综合久久久久久 | 国产成人三级在线观看| 亚洲欧美区自拍先锋| 91精品婷婷国产综合久久| 国产精品456露脸| 一级精品视频在线观看宜春院 | 精品久久一二三区| 91理论电影在线观看| 日韩精品免费专区| 亚洲欧洲av在线| 91精品国产日韩91久久久久久| 成人高清视频免费观看| 日韩一区精品字幕| 日韩理论片中文av| 精品国产百合女同互慰| 欧美亚洲日本国产| 粉嫩av一区二区三区在线播放| 亚洲成人激情自拍| 国产精品久久久久久妇女6080| 91精品视频网| 欧美无砖专区一中文字| 91最新地址在线播放| 奇米色777欧美一区二区| 亚洲美女淫视频| 国产喂奶挤奶一区二区三区| 欧美精选一区二区| 欧美色倩网站大全免费| 99久免费精品视频在线观看| 九九精品视频在线看| 午夜精品久久久久久久久久久| 中文字幕成人av| 精品国产凹凸成av人导航| 欧美日韩中文一区| 色老头久久综合| 99国产欧美另类久久久精品| 丰满岳乱妇一区二区三区| 紧缚捆绑精品一区二区| 日韩不卡在线观看日韩不卡视频| 一区二区三区中文字幕在线观看| 国产欧美精品在线观看| 久久色在线观看| 26uuu另类欧美亚洲曰本| 91精品久久久久久久久99蜜臂| 91美女福利视频| caoporm超碰国产精品| 国产福利一区二区三区视频在线| 蜜桃av噜噜一区| 美女一区二区三区| 天天影视网天天综合色在线播放| 一区二区三区鲁丝不卡| 亚洲欧美日韩成人高清在线一区| 亚洲欧洲精品天堂一级 | 国产露脸91国语对白| 日韩经典一区二区| 免费美女久久99| 美女精品一区二区| 精品一区二区三区免费毛片爱| 秋霞影院一区二区| 极品尤物av久久免费看| 国产精品1区2区3区在线观看| 久久国产精品第一页| 精品一区二区三区不卡| 国内成人自拍视频| 国产成人在线观看免费网站| 豆国产96在线|亚洲| eeuss鲁片一区二区三区在线观看 eeuss鲁片一区二区三区在线看 | 国产精品一二一区| 国产91丝袜在线播放0| 成人性生交大片免费看中文 | 国产一区二区三区香蕉| 国产麻豆一精品一av一免费| 成人亚洲精品久久久久软件| 91亚洲资源网| 欧美剧情电影在线观看完整版免费励志电影| 91国产视频在线观看| 91精品国产综合久久久蜜臀粉嫩| 欧美不卡在线视频| 国产午夜精品一区二区三区嫩草| 国产精品久久久久久久久晋中| 亚洲男人天堂av网| 喷水一区二区三区| 成人丝袜18视频在线观看| 91精品办公室少妇高潮对白| 欧美一区二区精品在线| 久久精品一区二区三区av| 国产精品久久久久久久浪潮网站| 一区二区三区日韩欧美| 免费在线一区观看| av影院午夜一区| 51精品国自产在线| 国产精品午夜久久| 亚洲午夜精品网| 国产在线视频一区二区| eeuss鲁一区二区三区| 9191久久久久久久久久久| 国产欧美日韩视频一区二区| 午夜久久久久久久久久一区二区| 国产在线一区观看| 欧美日韩一级二级| 国产精品视频一二三区| 青青草伊人久久| 91麻豆免费观看| 久久久国际精品| 日韩精品免费视频人成| 99久久精品国产麻豆演员表| 欧美一级爆毛片| 一区二区三区 在线观看视频 | 婷婷久久综合九色综合绿巨人| 国产精品综合在线视频| 欧美日韩精品电影| 日韩一区在线看| 国产剧情一区在线| 在线成人免费观看| 亚洲免费大片在线观看| 国产资源精品在线观看| 欧美一区二区网站| 一区二区三区日韩精品视频| 国产成人精品aa毛片| 精品久久久久一区二区国产| 性久久久久久久久| 日本精品裸体写真集在线观看 | 久久久久久一二三区| 视频在线观看一区| 日本精品免费观看高清观看| 欧美韩国日本一区| 国产精品一区二区男女羞羞无遮挡| 欧美精品久久久久久久多人混战| 综合色中文字幕| 国产99久久久精品| 久久久蜜桃精品| 精品一区二区成人精品| 91精品国产免费| 丝袜亚洲另类丝袜在线| 欧美日韩亚洲国产综合| 亚洲午夜国产一区99re久久| 色综合一个色综合亚洲| 亚洲日本护士毛茸茸| 99久久久免费精品国产一区二区| 国产精品美女久久久久久| 国产精品主播直播| 精品美女在线播放| 久久99精品国产麻豆婷婷| 日韩三级免费观看| 久久国产精品区| 精品88久久久久88久久久| 精品制服美女久久| 欧美成人乱码一区二区三区| 久久精品久久99精品久久| 91精品婷婷国产综合久久性色| 亚洲国产精品久久人人爱| 欧美视频在线不卡| 午夜精品一区在线观看| 3751色影院一区二区三区| 日韩精品一卡二卡三卡四卡无卡| 日韩午夜精品电影| 久草在线在线精品观看| 久久久电影一区二区三区| 国产成人精品综合在线观看| 国产精品久久一卡二卡| 欧洲日韩一区二区三区| 日韩和欧美一区二区三区| 欧美电影免费观看完整版| 国产专区综合网| 亚洲视频综合在线| 欧美色综合天天久久综合精品| 日一区二区三区| 欧美精品一区二区三| 成人h动漫精品一区二区| 亚洲激情av在线| 欧美一级理论性理论a| 国产精品亚洲午夜一区二区三区 | 精久久久久久久久久久| 中文字幕在线不卡视频| 欧美日韩一区精品|