亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? tte.rpt

?? DDS-320-func: 在采用 320x240 屏的設計實驗箱上運行
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                   e:\mydds\verilog\tte.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 01/09/2007 21:11:35

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

tte       EPF10K10LC84-3   8      8      0    0         0  %    8        1  %

User Pins:                 8      8      0  



Project Information                                   e:\mydds\verilog\tte.rpt

** FILE HIERARCHY **



|jian:1|
|jian:1|lpm_add_sub:17|
|jian:1|lpm_add_sub:17|addcore:adder|
|jian:1|lpm_add_sub:17|altshift:result_ext_latency_ffs|
|jian:1|lpm_add_sub:17|altshift:carry_ext_latency_ffs|
|jian:1|lpm_add_sub:17|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                          e:\mydds\verilog\tte.rpt
tte

***** Logic for device 'tte' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S           S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E           E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R           R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V           V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  a  a  a  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  0  1  2  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
        b4 | 18                                                              68 | GNDINT 
        b1 | 19                                                              67 | b5 
    VCCINT | 20                                                              66 | a5 
  RESERVED | 21                                                              65 | RESERVED 
        b7 | 22                        EPF10K10LC84-3                        64 | b2 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | b6 
  RESERVED | 27                                                              59 | b0 
        a6 | 28                                                              58 | RESERVED 
        b3 | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  a  a  a  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  4  7  3  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D           C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I           I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N           N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T           T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                          e:\mydds\verilog\tte.rpt
tte

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A3       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
A7       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B3       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B15      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B17      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
C8       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
C14      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
C15      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            10/53     ( 18%)
Total logic cells used:                          8/576    (  1%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 1.00/4    ( 25%)
Total fan-in:                                   8/2304    (  0%)

Total input pins required:                       8
Total input I/O cell registers required:         0
Total output pins required:                      8
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      8
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         8/ 576   (  1%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   1   0   0   0   1   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      2/0  
 B:      0   0   1   0   0   0   0   0   0   0   0   0   0   0   0   1   0   1   0   0   0   0   0   0   0      3/0  
 C:      0   0   0   0   0   0   0   1   0   0   0   0   0   0   1   1   0   0   0   0   0   0   0   0   0      3/0  

Total:   0   0   2   0   0   0   1   1   0   0   0   0   0   0   1   2   0   1   0   0   0   0   0   0   0      8/0  



Device-Specific Information:                          e:\mydds\verilog\tte.rpt
tte

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   2      -     -    -    --      INPUT                0    0    0    1  a0
   1      -     -    -    --      INPUT                0    0    0    1  a1
  84      -     -    -    --      INPUT                0    0    0    1  a2
  44      -     -    -    --      INPUT                0    0    0    1  a3
  42      -     -    -    --      INPUT                0    0    0    1  a4
  66      -     -    B    --      INPUT                0    0    0    1  a5
  28      -     -    C    --      INPUT                0    0    0    1  a6
  43      -     -    -    --      INPUT                0    0    0    1  a7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                          e:\mydds\verilog\tte.rpt
tte

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  59      -     -    C    --     OUTPUT                0    1    0    0  b0
  19      -     -    A    --     OUTPUT                0    1    0    0  b1
  64      -     -    B    --     OUTPUT                0    1    0    0  b2
  29      -     -    C    --     OUTPUT                0    1    0    0  b3
  18      -     -    A    --     OUTPUT                0    1    0    0  b4
  67      -     -    B    --     OUTPUT                0    1    0    0  b5
  60      -     -    C    --     OUTPUT                0    1    0    0  b6
  22      -     -    B    --     OUTPUT                0    1    0    0  b7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩精品影音先锋| 国产夜色精品一区二区av| 91精品国产免费| 亚洲国产精品ⅴa在线观看| 亚欧色一区w666天堂| 国产99久久久国产精品潘金网站| 在线免费视频一区二区| 国产三级三级三级精品8ⅰ区| 性欧美疯狂xxxxbbbb| 波多野结衣在线aⅴ中文字幕不卡| 91麻豆精品国产自产在线观看一区| 中文字幕第一区二区| 国产在线一区观看| 欧美一区2区视频在线观看| 一区二区三区精品久久久| 国产成a人亚洲| 久久综合色播五月| 麻豆精品国产91久久久久久| 欧洲精品一区二区三区在线观看| 国产精品久久久久一区| 国产精品一二三在| 精品粉嫩aⅴ一区二区三区四区| 五月婷婷综合激情| 欧美日本一区二区| 有码一区二区三区| 色久综合一二码| 亚洲精品一二三| 94-欧美-setu| 亚洲女女做受ⅹxx高潮| 91麻豆自制传媒国产之光| 国产欧美一区二区精品性色 | 精品少妇一区二区三区日产乱码| 婷婷综合另类小说色区| 日本久久电影网| 亚洲精品日产精品乱码不卡| 日本韩国欧美一区| 亚洲国产裸拍裸体视频在线观看乱了| 91麻豆精品视频| 一区二区成人在线| 欧美军同video69gay| 丝袜美腿亚洲综合| 日韩三级视频在线观看| 久久超碰97中文字幕| 国产亚洲综合在线| av动漫一区二区| 亚洲最新视频在线观看| 欧美日韩美少妇| 国内外成人在线视频| 国产日韩av一区| 色呦呦日韩精品| 日韩二区三区在线观看| 欧美tickling挠脚心丨vk| 国产乱理伦片在线观看夜一区| 国产女主播在线一区二区| 成人黄色小视频在线观看| 洋洋av久久久久久久一区| 欧美久久婷婷综合色| 黄网站免费久久| 亚洲人成在线播放网站岛国| 欧美性感一类影片在线播放| 日韩高清在线一区| 欧美大度的电影原声| 粉嫩aⅴ一区二区三区四区五区| 国产精品久久看| 欧美日韩精品综合在线| 琪琪一区二区三区| 中文字幕精品—区二区四季| 欧美写真视频网站| 激情亚洲综合在线| 亚洲乱码国产乱码精品精98午夜| 欧美日韩精品三区| 波多野结衣一区二区三区| 亚洲va中文字幕| 久久久精品tv| 欧美日本不卡视频| 懂色av一区二区夜夜嗨| 亚洲成人7777| 最近中文字幕一区二区三区| 日韩欧美成人一区二区| 成人av一区二区三区| 男人的j进女人的j一区| 成人免费一区二区三区视频| 欧美电影免费观看高清完整版 | 亚洲国产精品国自产拍av| 欧美精品成人一区二区三区四区| 国产成人99久久亚洲综合精品| 午夜伊人狠狠久久| 国产精品拍天天在线| 日韩美女在线视频| 欧美日韩视频在线观看一区二区三区| 国产精品综合视频| 美女视频网站黄色亚洲| 亚洲精品你懂的| 国产欧美一区二区精品久导航 | 欧美高清在线一区| 日韩欧美在线网站| 欧美妇女性影城| 在线观看视频一区二区欧美日韩 | 免费观看30秒视频久久| 亚洲精品高清在线| 国产精品二区一区二区aⅴ污介绍| 欧美大片在线观看| 91精品免费在线观看| 欧美日韩精品高清| 777奇米四色成人影色区| 一本久久精品一区二区| av电影在线观看一区| 99视频超级精品| 99久久99久久久精品齐齐| 成人av动漫在线| 暴力调教一区二区三区| 国产91露脸合集magnet| 国产69精品一区二区亚洲孕妇| 国产麻豆精品视频| 国产剧情一区在线| 国产成a人无v码亚洲福利| 成人久久视频在线观看| 成人精品gif动图一区| www.欧美色图| 色综合久久88色综合天天| 色又黄又爽网站www久久| 欧美性大战久久久久久久蜜臀| 91福利精品第一导航| 欧美视频一区二区三区在线观看| 91国内精品野花午夜精品| 在线免费观看日本欧美| 欧美伦理影视网| 久久这里只有精品6| 国产三级欧美三级日产三级99| 国产日韩精品一区二区三区| 国产精品萝li| 亚洲综合色婷婷| 免费久久精品视频| 国产成+人+日韩+欧美+亚洲| 99精品偷自拍| 欧美日韩国产综合一区二区三区| 日韩精品一区二| 中文字幕一区日韩精品欧美| 亚洲精品久久嫩草网站秘色| 视频一区中文字幕| 狠狠色综合播放一区二区| 成人激情开心网| 欧美另类z0zxhd电影| 久久影院视频免费| 亚洲日本欧美天堂| 蜜桃视频在线观看一区二区| 风间由美性色一区二区三区| 欧美日韩一区二区在线观看 | 欧美最新大片在线看| 欧美精品久久一区二区三区| 精品国产露脸精彩对白 | 免费在线观看精品| 国产a区久久久| 欧美夫妻性生活| 日本一区二区不卡视频| 日韩和欧美的一区| jlzzjlzz欧美大全| 欧美一级爆毛片| √…a在线天堂一区| 麻豆成人久久精品二区三区小说| 99热精品一区二区| 精品国产成人系列| 亚洲与欧洲av电影| 国产.欧美.日韩| 日韩一区二区电影| 亚洲伦理在线精品| 国产福利91精品一区二区三区| 欧美视频一区二区三区四区 | 精品粉嫩aⅴ一区二区三区四区| 亚洲日本一区二区| 粉嫩蜜臀av国产精品网站| 3atv一区二区三区| 亚洲欧美日韩在线不卡| 国内精品嫩模私拍在线| 欧美日韩精品一区二区| 最新国产精品久久精品| 狠狠色综合播放一区二区| 欧美三级日韩三级国产三级| 国产精品乱码一区二区三区软件| 美国毛片一区二区| 欧美日韩精品欧美日韩精品 | 亚洲同性gay激情无套| 狠狠v欧美v日韩v亚洲ⅴ| 欧美日韩国产三级| 亚洲主播在线播放| 91在线观看污| 国产精品第四页| 粉嫩嫩av羞羞动漫久久久| 久久久久99精品一区| 久久99精品国产91久久来源| 91精品国产综合久久精品| 亚洲国产成人tv| 精品视频一区二区不卡| 亚洲三级免费观看| 91在线云播放| 亚洲精品乱码久久久久久久久| 91视频免费看| 亚洲一区在线播放| 欧美精品一二三区| 日韩av中文在线观看|