亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? tte.rpt

?? DDS-320-func: 在采用 320x240 屏的設計實驗箱上運行
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                   e:\mydds\verilog\tte.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 01/09/2007 21:11:35

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

tte       EPF10K10LC84-3   8      8      0    0         0  %    8        1  %

User Pins:                 8      8      0  



Project Information                                   e:\mydds\verilog\tte.rpt

** FILE HIERARCHY **



|jian:1|
|jian:1|lpm_add_sub:17|
|jian:1|lpm_add_sub:17|addcore:adder|
|jian:1|lpm_add_sub:17|altshift:result_ext_latency_ffs|
|jian:1|lpm_add_sub:17|altshift:carry_ext_latency_ffs|
|jian:1|lpm_add_sub:17|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                          e:\mydds\verilog\tte.rpt
tte

***** Logic for device 'tte' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S           S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E           E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R           R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V           V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  a  a  a  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  0  1  2  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
        b4 | 18                                                              68 | GNDINT 
        b1 | 19                                                              67 | b5 
    VCCINT | 20                                                              66 | a5 
  RESERVED | 21                                                              65 | RESERVED 
        b7 | 22                        EPF10K10LC84-3                        64 | b2 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | b6 
  RESERVED | 27                                                              59 | b0 
        a6 | 28                                                              58 | RESERVED 
        b3 | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  a  a  a  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  4  7  3  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D           C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I           I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N           N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T           T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                          e:\mydds\verilog\tte.rpt
tte

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A3       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
A7       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B3       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B15      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B17      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
C8       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
C14      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
C15      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            10/53     ( 18%)
Total logic cells used:                          8/576    (  1%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 1.00/4    ( 25%)
Total fan-in:                                   8/2304    (  0%)

Total input pins required:                       8
Total input I/O cell registers required:         0
Total output pins required:                      8
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      8
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         8/ 576   (  1%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   1   0   0   0   1   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      2/0  
 B:      0   0   1   0   0   0   0   0   0   0   0   0   0   0   0   1   0   1   0   0   0   0   0   0   0      3/0  
 C:      0   0   0   0   0   0   0   1   0   0   0   0   0   0   1   1   0   0   0   0   0   0   0   0   0      3/0  

Total:   0   0   2   0   0   0   1   1   0   0   0   0   0   0   1   2   0   1   0   0   0   0   0   0   0      8/0  



Device-Specific Information:                          e:\mydds\verilog\tte.rpt
tte

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   2      -     -    -    --      INPUT                0    0    0    1  a0
   1      -     -    -    --      INPUT                0    0    0    1  a1
  84      -     -    -    --      INPUT                0    0    0    1  a2
  44      -     -    -    --      INPUT                0    0    0    1  a3
  42      -     -    -    --      INPUT                0    0    0    1  a4
  66      -     -    B    --      INPUT                0    0    0    1  a5
  28      -     -    C    --      INPUT                0    0    0    1  a6
  43      -     -    -    --      INPUT                0    0    0    1  a7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                          e:\mydds\verilog\tte.rpt
tte

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  59      -     -    C    --     OUTPUT                0    1    0    0  b0
  19      -     -    A    --     OUTPUT                0    1    0    0  b1
  64      -     -    B    --     OUTPUT                0    1    0    0  b2
  29      -     -    C    --     OUTPUT                0    1    0    0  b3
  18      -     -    A    --     OUTPUT                0    1    0    0  b4
  67      -     -    B    --     OUTPUT                0    1    0    0  b5
  60      -     -    C    --     OUTPUT                0    1    0    0  b6
  22      -     -    B    --     OUTPUT                0    1    0    0  b7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91在线免费视频观看| 欧美精品少妇一区二区三区| 欧美sm美女调教| 亚洲成人久久影院| 欧美日韩国产高清一区二区| 亚洲国产成人av| 日韩一级免费一区| 国产成人自拍网| 综合久久久久综合| 欧美日韩国产影片| 韩国一区二区三区| 国产精品午夜在线观看| 欧美在线播放高清精品| 免费在线观看视频一区| 国产精品日日摸夜夜摸av| 色域天天综合网| 九九**精品视频免费播放| 中文字幕中文字幕中文字幕亚洲无线| 在线观看成人免费视频| 韩国视频一区二区| 亚洲蜜臀av乱码久久精品 | 国产日韩精品一区二区浪潮av| 国产suv一区二区三区88区| 亚洲精品乱码久久久久久| 欧美一区午夜精品| www.欧美亚洲| 伦理电影国产精品| 亚洲免费av高清| 久久久久久久久久久久久久久99| 一本久久a久久精品亚洲| 激情伊人五月天久久综合| 亚洲人成网站影音先锋播放| 精品女同一区二区| 91官网在线免费观看| 国产成人精品影视| 日产欧产美韩系列久久99| 欧美午夜电影网| 欧美日韩二区三区| 国产99久久精品| 亚洲午夜激情网站| 国产欧美一区二区精品秋霞影院| 欧美日韩中文精品| 国产福利视频一区二区三区| 日本一区中文字幕| 亚洲人精品一区| 亚洲国产成人在线| 日韩欧美电影一二三| 欧美综合一区二区| 高清成人在线观看| 国产做a爰片久久毛片 | 亚洲超碰精品一区二区| 国产欧美日韩精品a在线观看| 678五月天丁香亚洲综合网| 99re热这里只有精品视频| 国产精品影视在线观看| 日韩av电影免费观看高清完整版在线观看 | 国产精品久久毛片av大全日韩| 日韩一区二区三区在线视频| 欧美日韩久久久一区| 欧美在线三级电影| 色综合中文字幕| 99久久国产免费看| 9i在线看片成人免费| 成人免费视频一区二区| 国产69精品久久久久777| 国产在线视频精品一区| 激情久久久久久久久久久久久久久久| 性欧美大战久久久久久久久| 亚洲亚洲精品在线观看| 亚洲综合色噜噜狠狠| 一区二区三区小说| 一区二区三区不卡视频| 一区二区在线免费观看| 一区二区三区精品视频| 夜夜夜精品看看| 亚洲一区二区在线免费看| 亚洲影院在线观看| 丝袜诱惑制服诱惑色一区在线观看| 亚洲一区二区欧美| 丝袜美腿亚洲综合| 日韩精品免费视频人成| 免费观看久久久4p| 国产美女精品一区二区三区| 国产一区欧美一区| 国产99久久久国产精品免费看| 成人国产精品免费观看视频| 99国产精品视频免费观看| 91在线看国产| 欧美日韩国产一区| 日韩精品中午字幕| 久久精品人人爽人人爽| 亚洲人被黑人高潮完整版| 亚洲午夜久久久久久久久久久 | 麻豆精品久久精品色综合| 精品亚洲成a人| 成人av在线资源| 色94色欧美sute亚洲线路一ni| 欧美日韩和欧美的一区二区| 日韩视频一区二区三区在线播放| 欧美精品一区二区三区在线播放| 欧美国产综合色视频| 曰韩精品一区二区| 美女mm1313爽爽久久久蜜臀| 国产麻豆一精品一av一免费| 99久久婷婷国产| 91精品国产一区二区三区蜜臀| 26uuu色噜噜精品一区| 国产精品美女久久久久aⅴ| 亚洲一区免费视频| 国产精品资源在线看| 色呦呦网站一区| 欧美v日韩v国产v| 亚洲精选免费视频| 久久99精品一区二区三区| 99视频在线观看一区三区| 欧美一区日韩一区| 国产精品美女久久久久aⅴ | 欧美优质美女网站| 日韩一区二区麻豆国产| 中文字幕欧美一| 激情小说亚洲一区| 欧美日韩国产影片| 欧美极品少妇xxxxⅹ高跟鞋 | 国产精品正在播放| 成人app在线| 日韩一区和二区| 中文字幕一区av| 国产自产v一区二区三区c| 91亚洲资源网| 亚洲精品一区二区三区影院 | 亚洲日本在线看| 精品一区二区三区免费| 在线欧美日韩国产| 国产清纯美女被跳蛋高潮一区二区久久w | 欧美日韩久久一区二区| 国产精品久久久久久久久免费丝袜| 图片区小说区国产精品视频| 91在线观看污| 久久久久9999亚洲精品| 日本午夜精品视频在线观看 | 中文字幕综合网| 久久99久久精品| 欧美丰满高潮xxxx喷水动漫| 国产精品电影一区二区| 国产成人精品aa毛片| 欧美大片一区二区三区| 亚洲不卡在线观看| 在线视频你懂得一区| 欧美韩国日本不卡| 福利一区在线观看| 精品成人a区在线观看| 视频一区中文字幕国产| 91丨九色丨蝌蚪富婆spa| 中文字幕巨乱亚洲| 国产高清亚洲一区| 久久久久久久国产精品影院| 精品在线播放午夜| 欧美电影免费观看高清完整版在线观看| 亚洲成人综合在线| 欧美无人高清视频在线观看| 樱桃视频在线观看一区| 91久久人澡人人添人人爽欧美| 国产精品另类一区| 成人性生交大片免费看视频在线 | 久久综合九色综合欧美98| 男男成人高潮片免费网站| 日韩一区二区中文字幕| 美女尤物国产一区| 日韩欧美综合在线| 麻豆一区二区在线| 欧美精品一区二区三| 国产一区二区在线电影| 国产午夜精品福利| 成人激情小说乱人伦| 亚洲色图在线播放| 色天天综合久久久久综合片| 亚洲国产视频一区| 欧美丰满少妇xxxxx高潮对白| 蜜臀精品一区二区三区在线观看| 日韩欧美自拍偷拍| 丁香桃色午夜亚洲一区二区三区| 中日韩免费视频中文字幕| 色综合久久中文综合久久牛| 亚洲一卡二卡三卡四卡无卡久久| 欧美精品v日韩精品v韩国精品v| 日韩av中文字幕一区二区| 精品国内片67194| 国产成人自拍高清视频在线免费播放| 国产精品国产三级国产有无不卡 | 日韩亚洲欧美成人一区| 韩国午夜理伦三级不卡影院| 欧美国产精品专区| 91成人在线观看喷潮| 六月丁香婷婷久久| 国产精品对白交换视频| 欧美久久久影院| 国产揄拍国内精品对白| 亚洲色图清纯唯美| 91精品国产综合久久福利软件| 国产精品91xxx|