亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? modsel.rpt

?? DDS-320-func: 在采用 320x240 屏的設計實驗箱上運行
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                          c:\kejian\zong\verilog\modsel.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 01/17/2007 11:39:38

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

modsel    EPF10K10LC84-3   17     8      0    0         0  %    8        1  %

User Pins:                 17     8      0  



Project Information                          c:\kejian\zong\verilog\modsel.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Ignored unnecessary INPUT pin 'da10'


Device-Specific Information:                 c:\kejian\zong\verilog\modsel.rpt
modsel

***** Logic for device 'modsel' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                         R  R     R     R           R     R  R  R  R     O     
                         E  E     E     E           E     E  E  E  E     N     
                         S  S     S  V  S           S  G  S  S  S  S     F     
                         E  E     E  C  E           E  N  E  E  E  E     _  ^  
                d  d  d  R  R  d  R  C  R  d  d  d  R  D  R  R  R  R  #  D  n  
                a  a  a  V  V  a  V  I  V  a  a  a  V  I  V  V  V  V  T  O  C  
                3  1  1  E  E  1  E  N  E  1  1  3  E  N  E  E  E  E  C  N  E  
                5  3  5  D  D  6  D  T  D  1  2  0  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | da36 
      ^nCE | 14                                                              72 | da37 
      #TDI | 15                                                              71 | da_out0 
      da33 | 16                                                              70 | da34 
   da_out2 | 17                                                              69 | da_out7 
      da32 | 18                                                              68 | GNDINT 
   da_out6 | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
   da_out5 | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
   da_out3 | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  d  d  d  d  R  V  G  M  d  M  V  G  R  R  R  R  R  R  R  
                C  n  a  a  a  a  E  C  N  o  a  o  C  N  E  E  E  E  E  E  E  
                C  C  1  1  _  _  S  C  D  d  3  d  C  D  S  S  S  S  S  S  S  
                I  O  4  7  o  o  E  I  I  S  1  S  I  I  E  E  E  E  E  E  E  
                N  N        u  u  R  N  N  e     e  N  N  R  R  R  R  R  R  R  
                T  F        t  t  V  T  T  l     l  T  T  V  V  V  V  V  V  V  
                   I        4  1  E        0     1        E  E  E  E  E  E  E  
                   G              D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                 c:\kejian\zong\verilog\modsel.rpt
modsel

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A10      8/ 8(100%)   4/ 8( 50%)   4/ 8( 50%)    0/2    0/2      17/22( 77%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            19/53     ( 35%)
Total logic cells used:                          8/576    (  1%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.87/4    ( 96%)
Total fan-in:                                  31/2304    (  1%)

Total input pins required:                      17
Total input I/O cell registers required:         0
Total output pins required:                      8
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      8
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      8/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   0   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      8/0  



Device-Specific Information:                 c:\kejian\zong\verilog\modsel.rpt
modsel

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   2      -     -    -    --      INPUT                0    0    0    1  da11
   1      -     -    -    --      INPUT                0    0    0    1  da12
  10      -     -    -    01      INPUT                0    0    0    1  da13
  35      -     -    -    06      INPUT                0    0    0    1  da14
   9      -     -    -    02      INPUT                0    0    0    1  da15
   6      -     -    -    04      INPUT                0    0    0    1  da16
  36      -     -    -    07      INPUT                0    0    0    1  da17
  84      -     -    -    --      INPUT                0    0    0    1  da30
  43      -     -    -    --      INPUT                0    0    0    1  da31
  18      -     -    A    --      INPUT                0    0    0    1  da32
  16      -     -    A    --      INPUT                0    0    0    1  da33
  70      -     -    A    --      INPUT                0    0    0    1  da34
  11      -     -    -    01      INPUT                0    0    0    1  da35
  73      -     -    A    --      INPUT                0    0    0    1  da36
  72      -     -    A    --      INPUT                0    0    0    1  da37
  42      -     -    -    --      INPUT                0    0    0    8  ModSel0
  44      -     -    -    --      INPUT                0    0    0    8  ModSel1


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                 c:\kejian\zong\verilog\modsel.rpt
modsel

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  71      -     -    A    --     OUTPUT                0    1    0    0  da_out0
  38      -     -    -    10     OUTPUT                0    1    0    0  da_out1
  17      -     -    A    --     OUTPUT                0    1    0    0  da_out2
  29      -     -    C    --     OUTPUT                0    1    0    0  da_out3
  37      -     -    -    09     OUTPUT                0    1    0    0  da_out4
  24      -     -    B    --     OUTPUT                0    1    0    0  da_out5
  19      -     -    A    --     OUTPUT                0    1    0    0  da_out6
  69      -     -    A    --     OUTPUT                0    1    0    0  da_out7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                 c:\kejian\zong\verilog\modsel.rpt
modsel

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久精品国产精品亚洲综合| 国产精品一二三四区| 激情深爱一区二区| 色婷婷久久一区二区三区麻豆| 精品国精品国产| 亚洲国产精品麻豆| 成人app软件下载大全免费| 欧美一区二区美女| 亚洲一区二区三区视频在线播放 | 色香蕉成人二区免费| 日韩你懂的在线播放| 一区二区三区蜜桃| av中文字幕不卡| 欧美不卡一区二区| 午夜电影一区二区三区| 99国产精品久| 国产精品美女久久久久久久久久久 | 国产成人亚洲综合a∨婷婷图片| 欧美精品自拍偷拍| 亚洲一级片在线观看| 成人性生交大片免费看视频在线| 日韩一区二区精品葵司在线| 日韩中文字幕区一区有砖一区 | 精品视频123区在线观看| 中文字幕日本乱码精品影院| 国产精品香蕉一区二区三区| 日韩一级片在线观看| 青青国产91久久久久久| 欧美日本不卡视频| 香蕉久久一区二区不卡无毒影院 | 久久亚洲精品小早川怜子| 日韩电影在线看| 日韩一级片在线播放| 天堂av在线一区| 777a∨成人精品桃花网| 日韩电影在线一区二区| 欧美精品免费视频| 日韩精品1区2区3区| 欧美精品黑人性xxxx| 日韩高清一区二区| 日韩精品资源二区在线| 久久精品国产亚洲高清剧情介绍 | 亚洲精选视频在线| 色哟哟一区二区| 亚洲自拍偷拍九九九| 欧美亚洲图片小说| 首页综合国产亚洲丝袜| 777a∨成人精品桃花网| 经典三级视频一区| 久久久精品国产免费观看同学| 国产成人免费在线| 亚洲美女视频在线观看| 欧美午夜精品久久久久久孕妇| 亚洲国产一区二区视频| 欧美肥大bbwbbw高潮| 美腿丝袜亚洲综合| 2020国产精品久久精品美国| 成人激情小说网站| 亚洲午夜三级在线| 日韩欧美国产综合| 成人教育av在线| 五月天一区二区| 国产日韩在线不卡| 欧美在线一区二区三区| 美脚の诱脚舐め脚责91| 国产亚洲欧美在线| 欧美性生活久久| 国产麻豆精品久久一二三| 亚洲视频中文字幕| 日韩欧美在线123| 99视频有精品| 国内精品不卡在线| 亚洲国产三级在线| 国产视频一区在线观看| 在线观看www91| 国产乱码精品一区二区三区忘忧草| 一区精品在线播放| 日韩精品在线看片z| 99久久精品99国产精品| 久久精品国产亚洲a| 一区二区在线看| 国产亚洲美州欧州综合国| 欧美精品自拍偷拍| 日本乱码高清不卡字幕| 国产精品一区二区三区99| 午夜亚洲国产au精品一区二区| 国产欧美精品一区二区三区四区 | 欧美精品一级二级三级| 成人av在线影院| 国产一区在线观看麻豆| 日韩高清在线观看| 亚洲成人综合网站| 中文字幕一区二区日韩精品绯色| 精品国产乱子伦一区| 91精品国产入口在线| 日本精品视频一区二区| 成人黄色在线视频| 精品在线一区二区三区| 精品久久久久久最新网址| 欧美日韩在线播| 99riav久久精品riav| 日韩中文字幕区一区有砖一区| 久久网站最新地址| 精品国产伦一区二区三区观看方式| 色综合天天综合网天天狠天天| 韩国欧美国产1区| 视频在线观看一区| 夜夜嗨av一区二区三区网页 | 夜夜爽夜夜爽精品视频| 亚洲欧洲日韩在线| 国产亚洲精品精华液| 日韩欧美一区二区视频| 欧美日韩小视频| 色综合久久久久久久| 丁香桃色午夜亚洲一区二区三区| 蜜臀av亚洲一区中文字幕| 亚洲一本大道在线| 综合久久一区二区三区| 国产三级欧美三级| 久久亚洲综合色一区二区三区| 欧美女孩性生活视频| 欧美日韩成人综合天天影院| 欧美性大战久久久久久久蜜臀| 成人少妇影院yyyy| 国产·精品毛片| 国产精品夜夜嗨| 国产一区二区三区最好精华液| 日韩av一二三| 日韩高清电影一区| 青青草伊人久久| 日本亚洲电影天堂| 蜜臀av性久久久久蜜臀aⅴ流畅 | 国产精品免费视频网站| 精品国产91乱码一区二区三区| 56国语精品自产拍在线观看| 欧美乱妇15p| 欧美一区二区三区在线观看| 6080亚洲精品一区二区| 日韩丝袜美女视频| 精品国产亚洲在线| 欧美日韩国产在线播放网站| 精品久久国产字幕高潮| 久久综合色8888| 中文字幕一区二区三区在线播放| 亚洲伦理在线精品| 亚洲第一在线综合网站| 亚洲国产精品v| 香蕉乱码成人久久天堂爱免费| 视频一区欧美日韩| 国产真实精品久久二三区| 国产精选一区二区三区| av在线不卡电影| 91丨porny丨最新| 欧美影视一区在线| 欧美v国产在线一区二区三区| 久久九九国产精品| 亚洲色图另类专区| 亚洲欧洲成人精品av97| 日本美女一区二区三区| 国产一区91精品张津瑜| 91捆绑美女网站| 在线不卡免费av| 久久久久久久久免费| 亚洲在线免费播放| 黑人精品欧美一区二区蜜桃 | 日韩毛片视频在线看| 亚洲国产另类精品专区| 精品一区二区三区久久| 国产精品夜夜嗨| 欧美亚洲国产一卡| 久久综合色综合88| 中文字幕日韩一区二区| 成人高清av在线| 94-欧美-setu| 激情深爱一区二区| 国产精品77777| 91福利视频网站| 欧美三片在线视频观看| 亚洲国产高清在线| 日韩成人午夜电影| 色偷偷88欧美精品久久久| 日韩视频123| 亚洲一区二区三区四区在线| www.99精品| 久久在线免费观看| 五月婷婷久久丁香| 色香色香欲天天天影视综合网| 日韩一区二区在线观看| 亚洲国产一区在线观看| www.欧美.com| 国产片一区二区三区| 日本va欧美va精品发布| 欧美亚州韩日在线看免费版国语版| 国产精品伦理在线| 国产一区二区成人久久免费影院| 精品噜噜噜噜久久久久久久久试看 | 国产一区二区精品在线观看| 91精品蜜臀在线一区尤物| 亚洲视频在线一区| 国产.欧美.日韩|