亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? zhuan.rpt

?? DDS-320-func: 在采用 320x240 屏的設計實驗箱上運行
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                 e:\mydds\verilog\zhuan.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 01/08/2007 20:10:57

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


ZHUAN


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

zhuan     EPF10K10LC84-3   8      8      0    0         0  %    8        1  %

User Pins:                 8      8      0  



Project Information                                 e:\mydds\verilog\zhuan.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Ignored unnecessary INPUT pin 'A3'
Warning: Ignored unnecessary INPUT pin 'A2'
Warning: Ignored unnecessary INPUT pin 'A1'
Warning: Ignored unnecessary INPUT pin 'A0'
Warning: Ignored unnecessary INPUT pin 'B3'
Warning: Ignored unnecessary INPUT pin 'B2'
Warning: Ignored unnecessary INPUT pin 'B1'
Warning: Ignored unnecessary INPUT pin 'B0'


Device-Specific Information:                        e:\mydds\verilog\zhuan.rpt
zhuan

***** Logic for device 'zhuan' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S           S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E           E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R           R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V           V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  B  A  B  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  4  4  7  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
     bout1 | 18                                                              68 | GNDINT 
     aout0 | 19                                                              67 | aout3 
    VCCINT | 20                                                              66 | A7 
  RESERVED | 21                                                              65 | RESERVED 
     aout1 | 22                        EPF10K10LC84-3                        64 | bout3 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | aout2 
  RESERVED | 27                                                              59 | bout0 
        A6 | 28                                                              58 | RESERVED 
     bout2 | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  B  A  B  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  5  5  6  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D           C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I           I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N           N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T           T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                        e:\mydds\verilog\zhuan.rpt
zhuan

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A3       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
A7       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B3       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B15      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B17      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
C8       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
C14      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
C15      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            10/53     ( 18%)
Total logic cells used:                          8/576    (  1%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 1.00/4    ( 25%)
Total fan-in:                                   8/2304    (  0%)

Total input pins required:                       8
Total input I/O cell registers required:         0
Total output pins required:                      8
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      8
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         8/ 576   (  1%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   1   0   0   0   1   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      2/0  
 B:      0   0   1   0   0   0   0   0   0   0   0   0   0   0   0   1   0   1   0   0   0   0   0   0   0      3/0  
 C:      0   0   0   0   0   0   0   1   0   0   0   0   0   0   1   1   0   0   0   0   0   0   0   0   0      3/0  

Total:   0   0   2   0   0   0   1   1   0   0   0   0   0   0   1   2   0   1   0   0   0   0   0   0   0      8/0  



Device-Specific Information:                        e:\mydds\verilog\zhuan.rpt
zhuan

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT                0    0    0    1  A4
  43      -     -    -    --      INPUT                0    0    0    1  A5
  28      -     -    C    --      INPUT                0    0    0    1  A6
  66      -     -    B    --      INPUT                0    0    0    1  A7
   2      -     -    -    --      INPUT                0    0    0    1  B4
  42      -     -    -    --      INPUT                0    0    0    1  B5
  44      -     -    -    --      INPUT                0    0    0    1  B6
  84      -     -    -    --      INPUT                0    0    0    1  B7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                        e:\mydds\verilog\zhuan.rpt
zhuan

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  19      -     -    A    --     OUTPUT                0    1    0    0  aout0
  22      -     -    B    --     OUTPUT                0    1    0    0  aout1
  60      -     -    C    --     OUTPUT                0    1    0    0  aout2
  67      -     -    B    --     OUTPUT                0    1    0    0  aout3
  59      -     -    C    --     OUTPUT                0    1    0    0  bout0
  18      -     -    A    --     OUTPUT                0    1    0    0  bout1
  29      -     -    C    --     OUTPUT                0    1    0    0  bout2
  64      -     -    B    --     OUTPUT                0    1    0    0  bout3


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲无线码一区二区三区| 欧美日韩国产一区| 26uuu亚洲| 国产在线国偷精品免费看| 欧美电影免费提供在线观看| 美日韩黄色大片| 欧美成人精品福利| 国产宾馆实践打屁股91| 日韩毛片精品高清免费| 91久久香蕉国产日韩欧美9色| 一区二区三区久久| 51精品国自产在线| 久久成人免费电影| 国产精品网曝门| 日本韩国欧美一区二区三区| 亚洲一区在线观看免费| 欧美一区二区三区视频在线观看 | 欧美国产一区二区| 97se亚洲国产综合自在线观| 一区二区三区丝袜| 精品久久一区二区三区| 国产成人av电影在线播放| 1000精品久久久久久久久| 欧美精品久久一区二区三区| 韩国女主播一区| 亚洲精品乱码久久久久久| 日韩一区二区中文字幕| 国产69精品久久久久毛片| 亚洲精品中文在线观看| 欧美va亚洲va在线观看蝴蝶网| 高清免费成人av| 亚洲成人一区二区| 久久久噜噜噜久久中文字幕色伊伊 | 丰满岳乱妇一区二区三区| 亚洲欧美一区二区三区久本道91 | 亚洲欧美激情插| 日韩欧美一区二区三区在线| www.99精品| 日本麻豆一区二区三区视频| 国产精品电影院| 精品入口麻豆88视频| 色综合欧美在线| 成人亚洲精品久久久久软件| 日韩中文字幕不卡| 亚洲色大成网站www久久九九| 日韩一级在线观看| 欧美中文字幕一区二区三区亚洲| 狠狠色丁香婷综合久久| 午夜欧美在线一二页| 国产精品理伦片| 久久中文娱乐网| 5858s免费视频成人| 欧美亚洲国产一区二区三区va| 国产一区二区免费在线| 三级欧美韩日大片在线看| 综合分类小说区另类春色亚洲小说欧美| 5566中文字幕一区二区电影 | 欧洲一区二区三区免费视频| 国产精品一二三| 中文字幕一区二区三区四区| 日韩欧美你懂的| 9191成人精品久久| 欧美日韩的一区二区| 色av一区二区| 色哦色哦哦色天天综合| 成人网在线免费视频| 国内精品第一页| 久久精品国产在热久久| 日韩成人一级大片| 日本欧美一区二区| 日韩1区2区3区| 日本aⅴ亚洲精品中文乱码| 亚洲国产精品天堂| 午夜精品久久久久久久99樱桃| 亚洲美女一区二区三区| 亚洲欧美自拍偷拍色图| 成人免费一区二区三区视频| 中文字幕免费一区| 国产精品美女一区二区三区| 国产精品午夜在线| 亚洲欧美怡红院| 亚洲欧美一区二区不卡| 亚洲欧美精品午睡沙发| 亚洲一区二区三区四区的 | 欧美主播一区二区三区| 欧美怡红院视频| 欧美日韩精品免费| 欧美精品欧美精品系列| 欧美成人乱码一区二区三区| 久久久不卡网国产精品一区| 久久久久久99精品| 欧美国产国产综合| 亚洲人成精品久久久久| 亚洲自拍与偷拍| 麻豆国产欧美日韩综合精品二区 | 欧美日韩精品福利| 日韩欧美在线综合网| 久久久久久免费毛片精品| 国产亚洲va综合人人澡精品| 国产精品久久久久久久久久久免费看 | 美女爽到高潮91| 国产精品538一区二区在线| 成人的网站免费观看| 91国在线观看| 日韩一级大片在线观看| 久久久久久久久久美女| 日韩一区有码在线| 午夜精品久久久久久久99水蜜桃| 精品一区二区三区蜜桃| 国产+成+人+亚洲欧洲自线| 91免费视频大全| 欧美一区二区视频观看视频| 久久久三级国产网站| 夜夜嗨av一区二区三区网页 | 岛国一区二区三区| 欧美亚洲综合在线| 2020日本不卡一区二区视频| 亚洲视频在线观看三级| 男女性色大片免费观看一区二区| 国产一区二区91| 欧美日韩亚洲不卡| 国产日韩欧美a| 午夜伦理一区二区| 成人夜色视频网站在线观看| 欧美美女网站色| 国产精品美女久久久久久| 婷婷中文字幕综合| 成人av综合一区| 欧美大片一区二区三区| ...xxx性欧美| 国产精品18久久久久久久网站| 91久久久免费一区二区| 久久视频一区二区| 视频在线观看一区| 91免费观看视频| 欧美精品一区二区在线播放| 亚洲va天堂va国产va久| 成人毛片视频在线观看| 欧美岛国在线观看| 婷婷六月综合亚洲| 一本久久a久久精品亚洲| 2023国产精品自拍| 丝瓜av网站精品一区二区| 91视视频在线观看入口直接观看www | 欧美一卡二卡在线| 亚洲欧美日韩国产中文在线| 极品瑜伽女神91| 91精品免费在线观看| 亚洲美女电影在线| hitomi一区二区三区精品| 久久欧美一区二区| 久久狠狠亚洲综合| 欧美一区二区高清| 亚洲午夜精品久久久久久久久| 91影视在线播放| 中文字幕一区日韩精品欧美| 国产经典欧美精品| 久久夜色精品国产噜噜av | 国产一区二区电影| 日韩欧美国产wwwww| 天天av天天翘天天综合网色鬼国产 | 色欧美乱欧美15图片| √…a在线天堂一区| 成人av电影观看| 国产情人综合久久777777| 蜜桃免费网站一区二区三区| 欧美日韩国产一区二区三区地区| 亚洲一区二区三区美女| 欧美午夜一区二区三区| 亚洲高清免费视频| 欧美精品乱码久久久久久按摩| 五月天激情综合| 538在线一区二区精品国产| 午夜精品一区在线观看| 欧美精品黑人性xxxx| 日韩中文欧美在线| 欧美一级淫片007| 日本在线不卡视频| 日韩欧美一卡二卡| 国模一区二区三区白浆| 国产三区在线成人av| 成人动漫一区二区在线| 樱花影视一区二区| 欧美精品日韩一区| 激情都市一区二区| 国产精品乱码妇女bbbb| 97久久超碰国产精品| 亚洲成a人片在线观看中文| 欧美日本一区二区| 久久成人免费日本黄色| 中文字幕国产一区二区| 色www精品视频在线观看| 性感美女久久精品| 亚洲精品在线免费观看视频| 成人免费高清在线| 亚洲曰韩产成在线| 欧美大胆一级视频| 成人av电影在线观看| 偷窥国产亚洲免费视频| 精品88久久久久88久久久|