亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? zhuan.rpt

?? DDS-320-func: 在采用 320x240 屏的設(shè)計(jì)實(shí)驗(yàn)箱上運(yùn)行
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                        e:\mydds\verilog\zhuan.rpt
zhuan

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      7     -    A    07      LCELL    s           1    0    1    0  aout0~1
   -      2     -    B    03      LCELL    s           1    0    1    0  aout1~1
   -      4     -    C    15      LCELL    s           1    0    1    0  aout2~1
   -      1     -    B    17      LCELL    s           1    0    1    0  aout3~1
   -      8     -    C    14      LCELL    s           1    0    1    0  bout0~1
   -      5     -    A    03      LCELL    s           1    0    1    0  bout1~1
   -      8     -    C    08      LCELL    s           1    0    1    0  bout2~1
   -      7     -    B    15      LCELL    s           1    0    1    0  bout3~1


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register


Device-Specific Information:                        e:\mydds\verilog\zhuan.rpt
zhuan

** FASTTRACK INTERCONNECT UTILIZATION **

Row FastTrack Interconnect:

          Global         Left Half-      Right Half-
         FastTrack       FastTrack       FastTrack 
Row     Interconnect    Interconnect    Interconnect    Input Pins     Output Pins     Bidir Pins
A:       0/ 96(  0%)     2/ 48(  4%)     0/ 48(  0%)    0/16(  0%)      2/16( 12%)     0/16(  0%)
B:       2/ 96(  2%)     0/ 48(  0%)     2/ 48(  4%)    1/16(  6%)      3/16( 18%)     0/16(  0%)
C:       1/ 96(  1%)     1/ 48(  2%)     2/ 48(  4%)    1/16(  6%)      3/16( 18%)     0/16(  0%)


Column FastTrack Interconnect:

         FastTrack                                 
Column  Interconnect    Input Pins     Output Pins     Bidir Pins
01:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
02:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
03:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
04:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
05:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
06:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
07:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
08:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
09:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
10:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
11:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
12:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
13:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
14:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
15:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
16:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
17:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
18:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
19:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
20:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
21:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
22:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
23:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
24:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
EA:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)


Device-Specific Information:                        e:\mydds\verilog\zhuan.rpt
zhuan

** EQUATIONS **

A4       : INPUT;
A5       : INPUT;
A6       : INPUT;
A7       : INPUT;
B4       : INPUT;
B5       : INPUT;
B6       : INPUT;
B7       : INPUT;

-- Node name is 'aout0~1' 
-- Equation name is 'aout0~1', location is LC7_A7, type is buried.
-- synthesized logic cell 
_LC7_A7  = LCELL( A4);

-- Node name is 'aout0' 
-- Equation name is 'aout0', type is output 
aout0    =  _LC7_A7;

-- Node name is 'aout1~1' 
-- Equation name is 'aout1~1', location is LC2_B3, type is buried.
-- synthesized logic cell 
_LC2_B3  = LCELL( A5);

-- Node name is 'aout1' 
-- Equation name is 'aout1', type is output 
aout1    =  _LC2_B3;

-- Node name is 'aout2~1' 
-- Equation name is 'aout2~1', location is LC4_C15, type is buried.
-- synthesized logic cell 
_LC4_C15 = LCELL( A6);

-- Node name is 'aout2' 
-- Equation name is 'aout2', type is output 
aout2    =  _LC4_C15;

-- Node name is 'aout3~1' 
-- Equation name is 'aout3~1', location is LC1_B17, type is buried.
-- synthesized logic cell 
_LC1_B17 = LCELL( A7);

-- Node name is 'aout3' 
-- Equation name is 'aout3', type is output 
aout3    =  _LC1_B17;

-- Node name is 'bout0~1' 
-- Equation name is 'bout0~1', location is LC8_C14, type is buried.
-- synthesized logic cell 
_LC8_C14 = LCELL( B4);

-- Node name is 'bout0' 
-- Equation name is 'bout0', type is output 
bout0    =  _LC8_C14;

-- Node name is 'bout1~1' 
-- Equation name is 'bout1~1', location is LC5_A3, type is buried.
-- synthesized logic cell 
_LC5_A3  = LCELL( B5);

-- Node name is 'bout1' 
-- Equation name is 'bout1', type is output 
bout1    =  _LC5_A3;

-- Node name is 'bout2~1' 
-- Equation name is 'bout2~1', location is LC8_C8, type is buried.
-- synthesized logic cell 
_LC8_C8  = LCELL( B6);

-- Node name is 'bout2' 
-- Equation name is 'bout2', type is output 
bout2    =  _LC8_C8;

-- Node name is 'bout3~1' 
-- Equation name is 'bout3~1', location is LC7_B15, type is buried.
-- synthesized logic cell 
_LC7_B15 = LCELL( B7);

-- Node name is 'bout3' 
-- Equation name is 'bout3', type is output 
bout3    =  _LC7_B15;



Project Information                                 e:\mydds\verilog\zhuan.rpt

** COMPILATION SETTINGS & TIMES **

Processing Menu Commands
------------------------

Design Doctor                             = off

Logic Synthesis:

   Synthesis Type Used                    = Multi-Level

   Default Synthesis Style                = NORMAL

      Logic option settings in 'NORMAL' style for 'FLEX10K' family

      CARRY_CHAIN                         = ignore
      CARRY_CHAIN_LENGTH                  = 32
      CASCADE_CHAIN                       = ignore
      CASCADE_CHAIN_LENGTH                = 2
      DECOMPOSE_GATES                     = on
      DUPLICATE_LOGIC_EXTRACTION          = on
      MINIMIZATION                        = full
      MULTI_LEVEL_FACTORING               = on
      NOT_GATE_PUSH_BACK                  = on
      REDUCE_LOGIC                        = on
      REFACTORIZATION                     = on
      REGISTER_OPTIMIZATION               = on
      RESYNTHESIZE_NETWORK                = on
      SLOW_SLEW_RATE                      = off
      SUBFACTOR_EXTRACTION                = on
      IGNORE_SOFT_BUFFERS                 = on
      USE_LPM_FOR_AHDL_OPERATORS          = off

   Other logic synthesis settings:

      Automatic Global Clock              = on
      Automatic Global Clear              = on
      Automatic Global Preset             = on
      Automatic Global Output Enable      = on
      Automatic Fast I/O                  = off
      Automatic Register Packing          = off
      Automatic Open-Drain Pins           = on
      Automatic Implement in EAB          = off
      Optimize                            = 5

Default Timing Specifications: None

Cut All Bidir Feedback Timing Paths       = on
Cut All Clear & Preset Timing Paths       = on

Ignore Timing Assignments                 = off

Functional SNF Extractor                  = off

Linked SNF Extractor                      = off
Timing SNF Extractor                      = on
Optimize Timing SNF                       = off
Generate AHDL TDO File                    = off
Fitter Settings                           = NORMAL
Use Quartus Fitter                        = on
Smart Recompile                           = off
Total Recompile                           = off

Interfaces Menu Commands
------------------------

EDIF Netlist Writer                       = off
Verilog Netlist Writer                    = off
VHDL Netlist Writer                       = off

Compilation Times
-----------------

   Compiler Netlist Extractor             00:00:00
   Database Builder                       00:00:00
   Logic Synthesizer                      00:00:00
   Partitioner                            00:00:00
   Fitter                                 00:00:02
   Timing SNF Extractor                   00:00:00
   Assembler                              00:00:00
   --------------------------             --------
   Total Time                             00:00:02


Memory Allocated
-----------------

Peak memory allocated during compilation  = 15,037K

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品美女久久久久久久| 欧美日韩国产高清一区| 一区二区三区四区中文字幕| 欧美一区2区视频在线观看| 成人免费观看视频| 日韩高清一级片| 亚洲欧洲av在线| 精品国产乱码久久久久久免费 | 久久亚洲一区二区三区明星换脸| 国产九色精品成人porny| 亚洲综合成人在线视频| 国产免费久久精品| 日韩一区二区在线看片| 在线观看成人免费视频| 成人午夜在线免费| 久久99这里只有精品| 亚洲影院在线观看| 国产精品久久久久婷婷二区次| 欧美日韩日日夜夜| av不卡在线观看| 国产成人午夜电影网| 久久er99热精品一区二区| 亚洲图片欧美一区| 亚洲素人一区二区| 国产精品美女久久久久久久| 日韩欧美国产小视频| 欧美日韩国产高清一区二区三区| 99re成人精品视频| www.久久久久久久久| 国产乱一区二区| 极品瑜伽女神91| 久久国产乱子精品免费女| 日本中文字幕不卡| 日韩专区中文字幕一区二区| 五月天激情综合网| 午夜不卡av在线| 亚洲第一成年网| 亚洲一二三级电影| 亚洲动漫第一页| 日日摸夜夜添夜夜添亚洲女人| 亚洲精品视频在线看| 综合网在线视频| 亚洲乱码国产乱码精品精的特点| 国产日韩欧美综合一区| 久久蜜桃一区二区| 国产色91在线| 国产精品电影一区二区| 国产精品美女www爽爽爽| 国产精品国产精品国产专区不蜜 | 亚洲黄色av一区| 亚洲蜜臀av乱码久久精品| 亚洲日本成人在线观看| 亚洲老妇xxxxxx| 丝袜诱惑亚洲看片| 日韩精品视频网| 国产一区二区看久久| 国产成人亚洲综合色影视| 懂色av一区二区三区免费看| 不卡电影免费在线播放一区| av在线不卡网| 欧美日韩美女一区二区| 91精品国产全国免费观看 | xvideos.蜜桃一区二区| 欧美精品一区男女天堂| 国产精品伦理一区二区| 亚洲精品免费看| 日韩高清在线观看| 韩国精品久久久| www.欧美.com| 91精品国产免费| 国产婷婷色一区二区三区在线| 国产亚洲精品精华液| 1区2区3区欧美| 日韩精品一二三四| 国产ts人妖一区二区| 在线看日本不卡| 欧美大片在线观看一区二区| 久久免费视频色| 亚洲一区在线观看免费| 蜜桃久久av一区| 成人精品gif动图一区| 欧美伊人久久大香线蕉综合69| 欧美美女黄视频| 国产精品伦一区二区三级视频| 亚洲最新视频在线观看| 美女视频一区二区三区| jlzzjlzz欧美大全| 欧美一区二区三区人| 欧美激情一区二区三区不卡| 五月天婷婷综合| 波多野结衣91| 日韩美女天天操| 亚洲美女少妇撒尿| 国产一区二区看久久| 精品污污网站免费看| 欧美国产丝袜视频| 日韩精品免费专区| 一本色道**综合亚洲精品蜜桃冫| 欧美日本国产视频| 国产精品你懂的| 久久er99热精品一区二区| 91麻豆福利精品推荐| 久久久久国产精品麻豆| 日韩av一区二区三区四区| 99在线热播精品免费| 精品成a人在线观看| 午夜激情久久久| 在线观看一区日韩| 亚洲品质自拍视频网站| 国产一区二区精品久久99| 4hu四虎永久在线影院成人| 亚洲日本电影在线| 不卡的看片网站| 国产婷婷色一区二区三区四区 | 亚洲精品成人天堂一二三| 国产在线看一区| 日韩午夜在线观看| 亚洲成人午夜影院| 色综合视频一区二区三区高清| 精品久久五月天| 蜜桃传媒麻豆第一区在线观看| 色综合久久久久| 国产精品久久久久aaaa| 国产盗摄女厕一区二区三区| 日韩欧美三级在线| 青青草一区二区三区| 欧美四级电影网| 亚洲精品亚洲人成人网 | 色综合色综合色综合色综合色综合| 精品精品欲导航| 日本va欧美va精品| 91精品久久久久久蜜臀| 婷婷综合在线观看| 欧美人妖巨大在线| 亚洲v日本v欧美v久久精品| 欧美无砖专区一中文字| 亚洲资源中文字幕| 欧美色窝79yyyycom| 亚洲高清一区二区三区| 欧美三级在线播放| 日韩精品欧美精品| 日韩免费一区二区三区在线播放| 日韩一区欧美二区| 精品日韩一区二区三区免费视频| 石原莉奈在线亚洲二区| 91 com成人网| 激情伊人五月天久久综合| 久久免费看少妇高潮| 成人黄色av电影| 亚洲精品国产高清久久伦理二区| 97精品电影院| 香蕉久久一区二区不卡无毒影院| 欧美视频在线不卡| 日本人妖一区二区| 久久午夜羞羞影院免费观看| 丰满少妇久久久久久久| 最新国产成人在线观看| 欧洲av在线精品| 蜜臀av一区二区| 国产精品亲子乱子伦xxxx裸| 99精品黄色片免费大全| 亚洲h在线观看| 26uuu成人网一区二区三区| 成人av在线看| 亚洲成人动漫在线免费观看| 日韩视频免费观看高清完整版在线观看 | 日韩欧美一卡二卡| 国产精品资源站在线| √…a在线天堂一区| 一本色道亚洲精品aⅴ| 午夜国产精品一区| 久久久国产精品不卡| 欧美在线|欧美| 韩国成人福利片在线播放| 亚洲日本在线视频观看| 日韩一区国产二区欧美三区| 成人晚上爱看视频| 亚洲成年人网站在线观看| 久久先锋影音av| 91高清视频在线| 国产一区二三区好的| 亚洲精品一二三区| 久久综合色婷婷| 在线观看日韩电影| 国产一区二区三区黄视频 | 亚洲美女免费视频| 日韩欧美综合在线| 91在线无精精品入口| 久久9热精品视频| 一区二区三区电影在线播| 亚洲精品一区二区三区香蕉| 日本福利一区二区| 国产精品一区免费视频| 五月激情六月综合| 国产精品久久久久久久久快鸭| 欧美午夜免费电影| 不卡欧美aaaaa| 国内精品第一页| 视频一区视频二区中文字幕| 中文字幕一区二区三区四区不卡 |