亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? huan3.rpt

?? DDS-320-func: 在采用 320x240 屏的設計實驗箱上運行
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                 e:\mydds\verilog\huan3.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 01/09/2007 21:29:16

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


HUAN3


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

huan3     EPF10K10LC84-3   7      8      0    0         0  %    7        1  %

User Pins:                 7      8      0  



Project Information                                 e:\mydds\verilog\huan3.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Ignored unnecessary INPUT pin 'A0'


Device-Specific Information:                        e:\mydds\verilog\huan3.rpt
huan3

***** Logic for device 'huan3' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S           S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E           E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R           R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V           V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  A  A  A  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  1  5  4  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
     aout0 | 16                                                              70 | RESERVED 
  RESERVED | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | aout1 
    VCCINT | 20                                                              66 | RESERVED 
     aout3 | 21                                                              65 | aout5 
     aout4 | 22                        EPF10K10LC84-3                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
     aout2 | 25                                                              61 | aout7 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
        A7 | 28                                                              58 | RESERVED 
     aout6 | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  A  A  A  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  2  6  3  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D           C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I           I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N           N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T           T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                        e:\mydds\verilog\huan3.rpt
huan3

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A1       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B6       1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B10      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B11      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B13      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
B24      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   
C10      1/ 8( 12%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                             9/53     ( 16%)
Total logic cells used:                          7/576    (  1%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 1.00/4    ( 25%)
Total fan-in:                                   7/2304    (  0%)

Total input pins required:                       7
Total input I/O cell registers required:         0
Total output pins required:                      8
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                      7
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         7/ 576   (  1%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      1   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      1/0  
 B:      0   0   0   0   0   1   0   0   0   1   1   0   0   1   0   0   0   0   0   0   0   0   0   0   1      5/0  
 C:      0   0   0   0   0   0   0   0   0   1   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      1/0  

Total:   1   0   0   0   0   1   0   0   0   2   1   0   0   1   0   0   0   0   0   0   0   0   0   0   1      7/0  



Device-Specific Information:                        e:\mydds\verilog\huan3.rpt
huan3

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   2      -     -    -    --      INPUT                0    0    0    1  A1
  42      -     -    -    --      INPUT                0    0    0    1  A2
  44      -     -    -    --      INPUT                0    0    0    1  A3
  84      -     -    -    --      INPUT                0    0    0    1  A4
   1      -     -    -    --      INPUT                0    0    0    1  A5
  43      -     -    -    --      INPUT                0    0    0    1  A6
  28      -     -    C    --      INPUT                0    0    0    1  A7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                        e:\mydds\verilog\huan3.rpt
huan3

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  16      -     -    A    --     OUTPUT                0    1    0    0  aout0
  67      -     -    B    --     OUTPUT                0    1    0    0  aout1
  25      -     -    B    --     OUTPUT                0    1    0    0  aout2
  21      -     -    B    --     OUTPUT                0    1    0    0  aout3
  22      -     -    B    --     OUTPUT                0    1    0    0  aout4
  65      -     -    B    --     OUTPUT                0    1    0    0  aout5
  29      -     -    C    --     OUTPUT                0    1    0    0  aout6
  61      -     -    C    --     OUTPUT                0    0    0    0  aout7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩一区二区电影网| 91美女片黄在线| 26uuu亚洲综合色欧美| 蜜桃av一区二区三区电影| 欧美一级理论性理论a| 综合婷婷亚洲小说| 欧美最新大片在线看 | 在线精品国精品国产尤物884a| 日韩av不卡一区二区| 日韩免费电影一区| 国产ts人妖一区二区| 亚洲私人黄色宅男| 欧美在线影院一区二区| 日一区二区三区| 精品国产人成亚洲区| 成人福利视频网站| 亚洲第一在线综合网站| 欧美大片日本大片免费观看| 国产精品一品视频| 亚洲日本va在线观看| 日韩欧美一区在线| youjizz久久| 日韩高清在线一区| 国产精品天美传媒沈樵| 欧美色爱综合网| 激情伊人五月天久久综合| 国产精品国产三级国产专播品爱网| 欧美少妇一区二区| 国产一区二区三区四区五区美女 | 国产精品久久99| 欧美日韩久久久| 国产精品一二一区| 亚洲第一成人在线| 欧美国产精品一区二区三区| 欧美日韩激情在线| 成人av电影在线播放| 婷婷丁香久久五月婷婷| 国产精品久久久久天堂| 欧美一区二区三区免费在线看 | 亚洲精品成人在线| 欧美成va人片在线观看| 欧美综合一区二区| 高清视频一区二区| 久久国产精品色| 亚洲国产精品嫩草影院| 国产精品日日摸夜夜摸av| 日韩欧美色电影| 欧美亚洲丝袜传媒另类| 国产aⅴ精品一区二区三区色成熟| 五月婷婷激情综合网| 1000精品久久久久久久久| 精品嫩草影院久久| 在线播放视频一区| 色婷婷综合久久久中文字幕| 成人免费高清视频在线观看| 狠狠色综合色综合网络| 日本亚洲最大的色成网站www| 亚洲日本va午夜在线影院| 欧美高清在线一区| 国产欧美中文在线| 久久日一线二线三线suv| 91精品国产色综合久久| 欧美日韩一区二区三区视频| 99re在线精品| 99精品视频一区二区三区| 欧美大度的电影原声| 欧亚洲嫩模精品一区三区| 99久久国产综合精品女不卡| 成人看片黄a免费看在线| 国产精品资源在线观看| 国产综合色产在线精品| 国产一区二区三区在线观看精品| 麻豆精品精品国产自在97香蕉| 亚洲国产日韩在线一区模特| 亚洲综合精品自拍| 亚洲一级电影视频| 亚洲国产精品视频| 天使萌一区二区三区免费观看| 三级精品在线观看| 蜜桃视频在线观看一区| 老鸭窝一区二区久久精品| 精品一区二区三区免费毛片爱| 蜜桃视频一区二区三区在线观看| 久久精品国产亚洲5555| 精品系列免费在线观看| 国产一本一道久久香蕉| 成人精品gif动图一区| 99久久久久久| 欧美日韩精品欧美日韩精品| 69av一区二区三区| 欧美电影免费观看高清完整版| 欧美mv日韩mv亚洲| 欧美极品aⅴ影院| 亚洲三级在线观看| 图片区小说区区亚洲影院| 美日韩黄色大片| 国产高清久久久| 99re这里都是精品| 欧美巨大另类极品videosbest| 日韩一区二区在线观看视频| 国产欧美综合在线| 亚洲一区精品在线| 久久精品国产亚洲一区二区三区| 国产成人精品影视| 欧美天堂亚洲电影院在线播放| 日韩一区二区免费电影| 国产精品三级电影| 香蕉影视欧美成人| 国产成人自拍在线| 欧美色男人天堂| 久久精品在线观看| 亚洲一区二区在线视频| 激情亚洲综合在线| 在线观看日韩av先锋影音电影院| 日韩欧美一区二区免费| 国产精品毛片久久久久久久| 亚洲国产人成综合网站| 国产黑丝在线一区二区三区| 欧美日韩亚洲高清一区二区| 久久精品免视看| 亚洲第一久久影院| 99这里只有久久精品视频| 欧美不卡一二三| 洋洋成人永久网站入口| 国产精品一区二区久久不卡 | 亚洲mv在线观看| 国产91在线观看丝袜| 欧美日韩精品一区视频| 国产精品久久久久7777按摩| 天堂蜜桃一区二区三区| av一区二区三区| 精品久久久影院| 日韩在线a电影| 在线看一区二区| 国产精品久久久久久妇女6080| 老司机精品视频导航| 欧美亚洲动漫另类| 亚洲色图制服诱惑| 国产米奇在线777精品观看| 亚洲一区二区三区激情| 粉嫩久久99精品久久久久久夜| 欧美一区在线视频| 亚洲午夜久久久久久久久电影院| 成人黄色在线看| 日韩一区二区视频| 日韩高清在线一区| 欧美日本在线看| 亚洲美女屁股眼交| www.激情成人| 国产婷婷色一区二区三区四区| 精品一区二区三区欧美| 日韩精品一区二区三区中文不卡| 伊人性伊人情综合网| aaa欧美日韩| 国产精品久久久久三级| 国产成人自拍网| 国产日本欧洲亚洲| 国产高清久久久久| 国产女主播视频一区二区| 国产麻豆9l精品三级站| 精品欧美一区二区三区精品久久 | 久久蜜桃一区二区| 国内偷窥港台综合视频在线播放| 欧美一级片在线观看| 日韩精品一区第一页| 欧美日本一道本| 婷婷开心久久网| 日韩一区二区影院| 九九国产精品视频| 久久久国产综合精品女国产盗摄| 国产乱对白刺激视频不卡| 久久精品水蜜桃av综合天堂| 黑人巨大精品欧美一区| 久久久久久久免费视频了| 国产精品一区不卡| 国产精品久久久久久久久搜平片 | 久久综合久久综合亚洲| 国内久久精品视频| 中文字幕免费一区| 色综合色综合色综合色综合色综合| 亚洲三级免费观看| 精品视频1区2区| 久国产精品韩国三级视频| 久久嫩草精品久久久精品| 成人一区二区三区在线观看 | 中文字幕成人av| 色哟哟一区二区在线观看| 亚洲一区视频在线| 日韩欧美中文字幕公布| 国产成人啪午夜精品网站男同| 中文字幕欧美三区| 欧美亚洲综合在线| 国内精品在线播放| 综合久久国产九一剧情麻豆| 欧美午夜一区二区三区| 国产真实乱子伦精品视频| 国产精品第一页第二页第三页| 日本电影欧美片| 玖玖九九国产精品| 亚洲三级在线免费观看|