亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? huan.rpt

?? DDS-320-func: 在采用 320x240 屏的設計實驗箱上運行
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                  e:\mydds\verilog\huan.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 01/09/2007 21:47:34

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


HUAN


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

huan      EPF10K10LC84-3   9      8      0    0         0  %    10       1  %

User Pins:                 9      8      0  



Project Information                                  e:\mydds\verilog\huan.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Ignored unnecessary INPUT pin 'A14'
Warning: Ignored unnecessary INPUT pin 'A6'
Warning: Ignored unnecessary INPUT pin 'A5'
Warning: Ignored unnecessary INPUT pin 'A4'
Warning: Ignored unnecessary INPUT pin 'A3'
Warning: Ignored unnecessary INPUT pin 'A2'
Warning: Ignored unnecessary INPUT pin 'A1'
Warning: Ignored unnecessary INPUT pin 'A0'


Project Information                                  e:\mydds\verilog\huan.rpt

** FILE HIERARCHY **



|lpm_add_sub:139|
|lpm_add_sub:139|addcore:adder|
|lpm_add_sub:139|altshift:result_ext_latency_ffs|
|lpm_add_sub:139|altshift:carry_ext_latency_ffs|
|lpm_add_sub:139|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:210|
|lpm_add_sub:210|addcore:adder|
|lpm_add_sub:210|altshift:result_ext_latency_ffs|
|lpm_add_sub:210|altshift:carry_ext_latency_ffs|
|lpm_add_sub:210|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                         e:\mydds\verilog\huan.rpt
huan

***** Logic for device 'huan' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S           S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E           E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R           R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V     c     V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  A  l  A  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  7  k  9  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | aout0 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | aout1 
  RESERVED | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | A11 
    VCCINT | 20                                                              66 | A13 
     aout7 | 21                                                              65 | aout2 
     aout5 | 22                        EPF10K10LC84-3                        64 | A12 
     aout6 | 23                                                              63 | VCCINT 
     aout4 | 24                                                              62 | RESERVED 
     aout3 | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  A  A  A  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  1  1  8  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  5  0     C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I           I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N           N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T           T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                         e:\mydds\verilog\huan.rpt
huan

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A14      2/ 8( 25%)   0/ 8(  0%)   2/ 8( 25%)    1/2    0/2       3/22( 13%)   
B2       8/ 8(100%)   0/ 8(  0%)   6/ 8( 75%)    1/2    0/2       8/22( 36%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            11/53     ( 20%)
Total logic cells used:                         10/576    (  1%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.30/4    ( 82%)
Total fan-in:                                  33/2304    (  1%)

Total input pins required:                       9
Total input I/O cell registers required:         0
Total output pins required:                      8
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     10
Total flipflops required:                        8
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   2   0   0   0   0   0   0   0   0   0   0      2/0  
 B:      0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      8/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   8   0   0   0   0   0   0   0   0   0   0   0   0   2   0   0   0   0   0   0   0   0   0   0     10/0  



Device-Specific Information:                         e:\mydds\verilog\huan.rpt
huan

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   2      -     -    -    --      INPUT                0    0    0    4  A7
  44      -     -    -    --      INPUT                0    0    0    3  A8
  84      -     -    -    --      INPUT                0    0    0    2  A9
  43      -     -    -    --      INPUT                0    0    0    3  A10
  67      -     -    B    --      INPUT                0    0    0    2  A11
  64      -     -    B    --      INPUT                0    0    0    3  A12
  66      -     -    B    --      INPUT                0    0    0    2  A13
  42      -     -    -    --      INPUT                0    0    0    8  A15
   1      -     -    -    --      INPUT  G             0    0    0    0  clk


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                         e:\mydds\verilog\huan.rpt
huan

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  72      -     -    A    --     OUTPUT                0    1    0    0  aout0
  70      -     -    A    --     OUTPUT                0    1    0    0  aout1
  65      -     -    B    --     OUTPUT                0    1    0    0  aout2
  25      -     -    B    --     OUTPUT                0    1    0    0  aout3
  24      -     -    B    --     OUTPUT                0    1    0    0  aout4
  22      -     -    B    --     OUTPUT                0    1    0    0  aout5
  23      -     -    B    --     OUTPUT                0    1    0    0  aout6
  21      -     -    B    --     OUTPUT                0    1    0    0  aout7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                         e:\mydds\verilog\huan.rpt
huan

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      2     -    B    02       AND2                3    0    0    3  |LPM_ADD_SUB:139|addcore:adder|:125
   -      6     -    B    02       AND2                2    1    0    3  |LPM_ADD_SUB:139|addcore:adder|:133
   -      4     -    B    02       DFFE   +            3    1    1    0  :18
   -      3     -    B    02       DFFE   +            3    1    1    0  :20
   -      1     -    B    02       DFFE   +            2    1    1    0  :22

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美吻胸吃奶大尺度电影| 欧美激情在线看| 欧美日韩小视频| 色婷婷久久99综合精品jk白丝| 成人精品电影在线观看| 国产成人av一区二区三区在线| 国产美女视频91| 国产高清精品久久久久| 国产精品18久久久久久久久久久久 | 久久一区二区三区国产精品| 欧美人伦禁忌dvd放荡欲情| 欧美群妇大交群中文字幕| 欧美日韩成人在线| 日韩女优av电影在线观看| 久久久久综合网| 亚洲国产精品精华液2区45| 国产精品五月天| 亚洲男女毛片无遮挡| 一区二区三区在线影院| 午夜视频一区在线观看| 日韩福利视频导航| 国产一区欧美日韩| 成人免费av资源| 91久久一区二区| 在线不卡免费欧美| 精品国产欧美一区二区| 亚洲国产精品99久久久久久久久| 亚洲欧洲日韩综合一区二区| 亚洲无线码一区二区三区| 日本不卡一区二区三区高清视频| 久久精品国产亚洲5555| 成人开心网精品视频| 色婷婷综合久久久中文字幕| 欧美人牲a欧美精品| 久久综合九色综合97_久久久| 日本一区二区三区免费乱视频| 亚洲欧美成人一区二区三区| 天堂在线亚洲视频| 国产一区二区三区香蕉| 91在线视频观看| 欧美一级欧美三级在线观看| 久久久久国产精品麻豆ai换脸| 自拍视频在线观看一区二区| 日韩黄色免费网站| 国产成人高清视频| 欧美丝袜丝nylons| 国产丝袜欧美中文另类| 亚洲电影在线免费观看| 国产精品一区2区| 欧美最新大片在线看| 精品日本一线二线三线不卡| 亚洲女人的天堂| 久久66热偷产精品| www.99精品| 欧美成人艳星乳罩| 一区二区三区蜜桃网| 国内精品久久久久影院薰衣草| 色噜噜偷拍精品综合在线| 精品久久一区二区| 亚洲综合色婷婷| 高清beeg欧美| 日韩免费福利电影在线观看| 亚洲男人都懂的| 国产馆精品极品| 欧美一区二区三区精品| 最近日韩中文字幕| 国产麻豆成人精品| 884aa四虎影成人精品一区| 国产精品乱子久久久久| 精品在线播放午夜| 在线观看91精品国产麻豆| 中文字幕在线免费不卡| 国产一区二区在线观看免费| 欧美日韩国产一区| 亚洲精品高清在线| 成人精品一区二区三区四区| 精品免费视频一区二区| 五月天亚洲婷婷| 色噜噜狠狠色综合欧洲selulu| 国产精品美女一区二区在线观看| 久久精品国产成人一区二区三区| 在线观看成人小视频| 国产精品家庭影院| 成人午夜精品在线| 亚洲精品一区二区在线观看| 日本亚洲天堂网| 欧美视频一区二区三区| 亚洲日本成人在线观看| 成人激情开心网| 国产丝袜欧美中文另类| 国内成+人亚洲+欧美+综合在线| 3d成人动漫网站| 亚洲成人一区二区在线观看| 91老师片黄在线观看| 国产精品久久久久久妇女6080 | 免费xxxx性欧美18vr| 91福利视频网站| 亚洲乱码日产精品bd| av激情亚洲男人天堂| 国产精品久久毛片a| 国产成人免费视频一区| 国产午夜三级一区二区三| 国产在线播放一区二区三区| 精品国产不卡一区二区三区| 久久66热re国产| 久久夜色精品国产噜噜av| 国产一区三区三区| 国产女主播一区| bt欧美亚洲午夜电影天堂| 国产精品美女久久久久久久久| 成人免费视频视频在线观看免费 | 精品亚洲欧美一区| 精品国产污污免费网站入口| 国产做a爰片久久毛片| 国产三级一区二区| 成人a区在线观看| 亚洲男帅同性gay1069| 欧美无乱码久久久免费午夜一区| 丝袜美腿亚洲色图| 精品卡一卡二卡三卡四在线| 国产精品白丝jk白祙喷水网站| 欧美国产一区二区| 色综合天天做天天爱| 亚洲不卡av一区二区三区| 欧美一区二区三区电影| 国产精品一区二区果冻传媒| 日韩一区日韩二区| 欧美日韩国产一级片| 精品制服美女丁香| 综合在线观看色| 欧美视频日韩视频在线观看| 爽好多水快深点欧美视频| 精品成人一区二区三区四区| 成人国产精品视频| 亚洲尤物视频在线| 日韩欧美一区在线| 成人免费视频视频在线观看免费| 亚洲最新视频在线播放| 精品少妇一区二区三区在线播放| 成人动漫在线一区| 亚洲综合色在线| 久久天堂av综合合色蜜桃网 | 国产精品国产三级国产三级人妇 | 亚洲在线免费播放| 日韩美女在线视频| 色综合久久久久久久久久久| 日韩国产精品91| 亚洲国产高清不卡| 884aa四虎影成人精品一区| 丁香婷婷综合激情五月色| 亚洲午夜影视影院在线观看| 精品成a人在线观看| 一本到高清视频免费精品| 麻豆精品在线看| 亚洲同性gay激情无套| 欧美一级免费观看| 91免费视频网址| 久久黄色级2电影| 一区二区在线观看av| 久久久精品免费网站| 欧美群妇大交群中文字幕| 成人免费三级在线| 九色综合国产一区二区三区| 一区二区三区久久| 久久久久久毛片| 欧美精品乱人伦久久久久久| 成人国产在线观看| 久久国产成人午夜av影院| 亚洲日本护士毛茸茸| 国产亚洲短视频| 日韩午夜电影在线观看| 在线影院国内精品| 成人av网站在线观看免费| 日本成人中文字幕在线视频| 亚洲色图欧洲色图婷婷| 国产欧美综合在线观看第十页| 欧美一区在线视频| 在线亚洲免费视频| 国产999精品久久| 精品一区二区在线看| 日韩在线卡一卡二| 一区二区三区国产精品| 国产精品热久久久久夜色精品三区| 91精品欧美福利在线观看| 日本道色综合久久| 91麻豆免费观看| 成人av资源网站| 国产乱淫av一区二区三区| 蜜臀久久久久久久| 日欧美一区二区| 香蕉久久一区二区不卡无毒影院 | 国内精品自线一区二区三区视频| 天堂av在线一区| 爽好久久久欧美精品| 午夜亚洲福利老司机| 亚洲综合av网| 夜夜嗨av一区二区三区网页| 亚洲人123区| 一区二区三区在线观看网站| 国产精品不卡在线观看|