亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? huan.rpt

?? DDS-320-func: 在采用 320x240 屏的設計實驗箱上運行
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                  e:\mydds\verilog\huan.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 01/09/2007 21:47:34

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


HUAN


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

huan      EPF10K10LC84-3   9      8      0    0         0  %    10       1  %

User Pins:                 9      8      0  



Project Information                                  e:\mydds\verilog\huan.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Ignored unnecessary INPUT pin 'A14'
Warning: Ignored unnecessary INPUT pin 'A6'
Warning: Ignored unnecessary INPUT pin 'A5'
Warning: Ignored unnecessary INPUT pin 'A4'
Warning: Ignored unnecessary INPUT pin 'A3'
Warning: Ignored unnecessary INPUT pin 'A2'
Warning: Ignored unnecessary INPUT pin 'A1'
Warning: Ignored unnecessary INPUT pin 'A0'


Project Information                                  e:\mydds\verilog\huan.rpt

** FILE HIERARCHY **



|lpm_add_sub:139|
|lpm_add_sub:139|addcore:adder|
|lpm_add_sub:139|altshift:result_ext_latency_ffs|
|lpm_add_sub:139|altshift:carry_ext_latency_ffs|
|lpm_add_sub:139|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:210|
|lpm_add_sub:210|addcore:adder|
|lpm_add_sub:210|altshift:result_ext_latency_ffs|
|lpm_add_sub:210|altshift:carry_ext_latency_ffs|
|lpm_add_sub:210|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                         e:\mydds\verilog\huan.rpt
huan

***** Logic for device 'huan' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S           S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E           E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R           R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V     c     V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  A  l  A  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  7  k  9  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | aout0 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | aout1 
  RESERVED | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | A11 
    VCCINT | 20                                                              66 | A13 
     aout7 | 21                                                              65 | aout2 
     aout5 | 22                        EPF10K10LC84-3                        64 | A12 
     aout6 | 23                                                              63 | VCCINT 
     aout4 | 24                                                              62 | RESERVED 
     aout3 | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  A  A  A  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  1  1  8  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D  5  0     C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I           I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N           N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T           T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                         e:\mydds\verilog\huan.rpt
huan

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A14      2/ 8( 25%)   0/ 8(  0%)   2/ 8( 25%)    1/2    0/2       3/22( 13%)   
B2       8/ 8(100%)   0/ 8(  0%)   6/ 8( 75%)    1/2    0/2       8/22( 36%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            11/53     ( 20%)
Total logic cells used:                         10/576    (  1%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.30/4    ( 82%)
Total fan-in:                                  33/2304    (  1%)

Total input pins required:                       9
Total input I/O cell registers required:         0
Total output pins required:                      8
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     10
Total flipflops required:                        8
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   2   0   0   0   0   0   0   0   0   0   0      2/0  
 B:      0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      8/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   8   0   0   0   0   0   0   0   0   0   0   0   0   2   0   0   0   0   0   0   0   0   0   0     10/0  



Device-Specific Information:                         e:\mydds\verilog\huan.rpt
huan

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   2      -     -    -    --      INPUT                0    0    0    4  A7
  44      -     -    -    --      INPUT                0    0    0    3  A8
  84      -     -    -    --      INPUT                0    0    0    2  A9
  43      -     -    -    --      INPUT                0    0    0    3  A10
  67      -     -    B    --      INPUT                0    0    0    2  A11
  64      -     -    B    --      INPUT                0    0    0    3  A12
  66      -     -    B    --      INPUT                0    0    0    2  A13
  42      -     -    -    --      INPUT                0    0    0    8  A15
   1      -     -    -    --      INPUT  G             0    0    0    0  clk


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                         e:\mydds\verilog\huan.rpt
huan

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  72      -     -    A    --     OUTPUT                0    1    0    0  aout0
  70      -     -    A    --     OUTPUT                0    1    0    0  aout1
  65      -     -    B    --     OUTPUT                0    1    0    0  aout2
  25      -     -    B    --     OUTPUT                0    1    0    0  aout3
  24      -     -    B    --     OUTPUT                0    1    0    0  aout4
  22      -     -    B    --     OUTPUT                0    1    0    0  aout5
  23      -     -    B    --     OUTPUT                0    1    0    0  aout6
  21      -     -    B    --     OUTPUT                0    1    0    0  aout7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                         e:\mydds\verilog\huan.rpt
huan

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      2     -    B    02       AND2                3    0    0    3  |LPM_ADD_SUB:139|addcore:adder|:125
   -      6     -    B    02       AND2                2    1    0    3  |LPM_ADD_SUB:139|addcore:adder|:133
   -      4     -    B    02       DFFE   +            3    1    1    0  :18
   -      3     -    B    02       DFFE   +            3    1    1    0  :20
   -      1     -    B    02       DFFE   +            2    1    1    0  :22

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
不卡的av在线播放| 成人性生交大合| 国产精品色婷婷久久58| 欧美丝袜第三区| 成人免费看黄yyy456| 日本伊人精品一区二区三区观看方式| 中文字幕国产一区二区| 91精品国产综合久久蜜臀| 91亚洲精品久久久蜜桃网站| 久久精品国产99国产精品| 亚洲精品一二三区| 国产色综合一区| 日韩欧美视频一区| 欧美自拍偷拍一区| 97se亚洲国产综合在线| 国产精品主播直播| 奇米色777欧美一区二区| 亚洲一区二区在线视频| 中文字幕在线一区| 久久夜色精品一区| 91精品国产综合久久久久久久| 91久久精品一区二区三| www.性欧美| 国产91在线观看| 国模一区二区三区白浆| 日韩精品一级中文字幕精品视频免费观看 | 美日韩一区二区| 亚洲高清一区二区三区| 一区二区国产盗摄色噜噜| 国产精品成人在线观看| 国产精品久久久久永久免费观看 | 一区二区三区中文字幕电影| 亚洲国产成人在线| 国产日韩欧美一区二区三区乱码| 欧美电影免费观看高清完整版在线观看| 欧美美女直播网站| 欧美精品久久一区| 欧美狂野另类xxxxoooo| 欧美日韩免费高清一区色橹橹| 在线国产电影不卡| 欧美亚洲国产bt| 宅男噜噜噜66一区二区66| 7777精品伊人久久久大香线蕉完整版| 6080午夜不卡| 精品欧美一区二区在线观看| 欧美mv日韩mv| 国产午夜精品美女毛片视频| 久久久精品综合| 中文字幕在线观看不卡| 一区二区三区毛片| 午夜精品一区二区三区电影天堂| 亚洲动漫第一页| 日韩av一二三| 久久99精品久久只有精品| 国产真实精品久久二三区| 国产精品18久久久久| 波多野结衣中文一区| 日本韩国精品在线| 欧美剧情片在线观看| 久久婷婷国产综合国色天香| 亚洲国产成人在线| 亚洲最色的网站| 青草国产精品久久久久久| 国内欧美视频一区二区 | 成人精品视频网站| 91黄色免费观看| 欧美一卡2卡3卡4卡| 久久久91精品国产一区二区三区| 国产精品乱码久久久久久| 亚洲激情校园春色| 日韩精品电影在线| 成人av综合在线| 欧美精品第1页| 欧美激情综合五月色丁香| 亚洲一区二区三区四区的| 蜜桃一区二区三区在线| 成人福利在线看| 欧美精品三级在线观看| 国产亚洲欧美在线| 亚洲午夜久久久久| 国产乱子轮精品视频| 91激情五月电影| 欧美精品一区二区三区视频| 亚洲欧洲综合另类在线| 久久国产精品99久久人人澡| www..com久久爱| 欧美一区二区在线视频| 中文字幕亚洲电影| 美女视频黄频大全不卡视频在线播放 | 亚洲日本韩国一区| 久久国产精品72免费观看| 91免费看`日韩一区二区| 欧美电视剧在线看免费| 亚洲人成网站在线| 精品一区二区精品| 欧美午夜不卡视频| 亚洲国产精品精华液2区45| 日韩高清不卡一区二区三区| 91视频xxxx| 国产日韩欧美一区二区三区乱码 | 国产最新精品免费| 在线观看不卡一区| 国产精品欧美久久久久无广告| 免费的国产精品| 在线观看视频91| 国产精品国产三级国产有无不卡| 免费成人你懂的| 欧美丰满一区二区免费视频| 亚洲欧洲制服丝袜| 北条麻妃一区二区三区| 2023国产精品视频| 日本在线不卡一区| 欧美亚洲综合色| 亚洲激情图片小说视频| 972aa.com艺术欧美| 国产无一区二区| 国产在线一区二区| 日韩欧美一卡二卡| 日韩国产在线观看一区| 在线一区二区三区做爰视频网站| 亚洲国产精品成人综合色在线婷婷| 久久精品国产**网站演员| 欧美精品在线视频| 亚洲bdsm女犯bdsm网站| 欧美羞羞免费网站| 亚洲亚洲精品在线观看| 欧美在线免费视屏| 亚洲精品视频一区二区| 97久久精品人人爽人人爽蜜臀 | 亚洲一区二区三区在线播放| 91成人免费在线视频| 一区二区三区四区不卡视频| 91麻豆免费视频| 亚洲免费毛片网站| 色婷婷狠狠综合| 亚洲福利视频一区二区| 在线播放91灌醉迷j高跟美女| 亚洲午夜久久久久中文字幕久| 欧美伊人久久大香线蕉综合69| 亚洲午夜激情av| 欧美日韩mp4| 麻豆91在线观看| ww亚洲ww在线观看国产| 国产精品一二三在| 欧美国产一区在线| 99国产精品久| 亚洲影视在线播放| 欧美日韩色一区| 老色鬼精品视频在线观看播放| 欧美白人最猛性xxxxx69交| 韩国一区二区视频| 中文乱码免费一区二区| 色综合久久久久久久| 亚洲高清在线视频| 精品美女被调教视频大全网站| 国产精华液一区二区三区| 国产精品乱码久久久久久| 欧美亚洲另类激情小说| 久久99久久久久| 日本一区二区电影| 91国产免费观看| 免费高清在线一区| 国产精品福利av| 欧美日韩一区二区三区免费看| 久久精品国产一区二区| 国产精品美女久久久久久久网站| 91小视频在线免费看| 日韩国产精品大片| 国产亚洲视频系列| 欧美在线观看你懂的| 九九九久久久精品| 亚洲欧洲在线观看av| 欧美日韩dvd在线观看| 国产激情91久久精品导航 | 亚洲国产成人porn| 久久男人中文字幕资源站| 91香蕉视频在线| 麻豆精品一区二区综合av| 欧美国产一区二区| 欧美高清激情brazzers| 成人午夜免费av| 日韩不卡在线观看日韩不卡视频| 国产欧美综合在线观看第十页| 在线视频国内自拍亚洲视频| 精品亚洲欧美一区| 一区二区在线观看免费视频播放| 日韩免费高清av| 91久久精品日日躁夜夜躁欧美| 精品在线一区二区三区| 一区二区高清在线| 久久精品亚洲精品国产欧美| 欧美性一二三区| 成人免费高清在线观看| 美日韩一区二区| 亚洲福利一二三区| 中文字幕日韩av资源站| 精品日韩在线一区| 7777女厕盗摄久久久| 在线一区二区视频| 99久久精品国产毛片|