亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? multi.rpt

?? DDS-320-func: 在采用 320x240 屏的設計實驗箱上運行
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                                 e:\mydds\verilog\multi.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 01/08/2007 20:53:15

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


MULTI


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

multi     EPF10K10LC84-3   6      8      0    0         0  %    14       2  %

User Pins:                 6      8      0  



Project Information                                 e:\mydds\verilog\multi.rpt

** PROJECT COMPILATION MESSAGES **

Warning: Ignored unnecessary INPUT pin 'A0'
Warning: Ignored unnecessary INPUT pin 'B0'


Project Information                                 e:\mydds\verilog\multi.rpt

** FILE HIERARCHY **



|one_bit_adder:U_0_0|
|one_bit_adder:U_0_1|
|one_bit_adder:U_0_2|
|one_bit_adder:U_1_0|
|one_bit_adder:U_1_1|
|one_bit_adder:U_1_2|


Device-Specific Information:                        e:\mydds\verilog\multi.rpt
multi

***** Logic for device 'multi' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R  R  R  R  R     R           R     R  R  R  R     O     
                E  E  E  E  E  E  E     E           E     E  E  E  E     N     
                S  S  S  S  S  S  S  V  S           S  G  S  S  S  S     F     
                E  E  E  E  E  E  E  C  E           E  N  E  E  E  E     _  ^  
                R  R  R  R  R  R  R  C  R           R  D  R  R  R  R  #  D  n  
                V  V  V  V  V  V  V  I  V           V  I  V  V  V  V  T  O  C  
                E  E  E  E  E  E  E  N  E  A  A  A  E  N  E  E  E  E  C  N  E  
                D  D  D  D  D  D  D  T  D  1  3  2  D  T  D  D  D  D  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | data_out4 
      ^nCE | 14                                                              72 | data_out5 
      #TDI | 15                                                              71 | data_out3 
 data_out7 | 16                                                              70 | data_out0 
 data_out1 | 17                                                              69 | data_out2 
  RESERVED | 18                                                              68 | GNDINT 
  RESERVED | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
  RESERVED | 23                                                              63 | VCCINT 
  RESERVED | 24                                                              62 | RESERVED 
  RESERVED | 25                                                              61 | RESERVED 
    GNDINT | 26                                                              60 | data_out6 
  RESERVED | 27                                                              59 | RESERVED 
  RESERVED | 28                                                              58 | RESERVED 
  RESERVED | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  B  B  B  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  1  3  2  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D           C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I           I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N           N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T           T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                        e:\mydds\verilog\multi.rpt
multi

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A14      6/ 8( 75%)   0/ 8(  0%)   4/ 8( 50%)    0/2    0/2       6/22( 27%)   
A21      8/ 8(100%)   0/ 8(  0%)   3/ 8( 37%)    0/2    0/2       7/22( 31%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                             8/53     ( 15%)
Total logic cells used:                         14/576    (  2%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.64/4    ( 91%)
Total fan-in:                                  51/2304    (  2%)

Total input pins required:                       6
Total input I/O cell registers required:         0
Total output pins required:                      8
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     14
Total flipflops required:                        0
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         1/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   6   0   0   0   0   0   0   8   0   0   0     14/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   0   0   0   0   0   0   0   0   0   0   0   0   0   6   0   0   0   0   0   0   8   0   0   0     14/0  



Device-Specific Information:                        e:\mydds\verilog\multi.rpt
multi

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   2      -     -    -    --      INPUT                0    0    0    6  A1
  84      -     -    -    --      INPUT                0    0    0    7  A2
   1      -     -    -    --      INPUT                0    0    0    6  A3
  42      -     -    -    --      INPUT                0    0    0    7  B1
  44      -     -    -    --      INPUT                0    0    0    6  B2
  43      -     -    -    --      INPUT                0    0    0    6  B3


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                        e:\mydds\verilog\multi.rpt
multi

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  70      -     -    A    --     OUTPUT                0    1    0    0  data_out0
  17      -     -    A    --     OUTPUT                0    1    0    0  data_out1
  69      -     -    A    --     OUTPUT                0    1    0    0  data_out2
  71      -     -    A    --     OUTPUT                0    1    0    0  data_out3
  73      -     -    A    --     OUTPUT                0    1    0    0  data_out4
  72      -     -    A    --     OUTPUT                0    1    0    0  data_out5
  60      -     -    C    --     OUTPUT                0    0    0    0  data_out6
  16      -     -    A    --     OUTPUT                0    0    0    0  data_out7


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                        e:\mydds\verilog\multi.rpt
multi

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      2     -    A    14        OR2                4    0    1    0  |one_bit_adder:U_0_0|:7
   -      2     -    A    21       AND2                4    0    0    1  |one_bit_adder:U_0_0|:12
   -      3     -    A    14        OR2    s           4    0    0    1  |one_bit_adder:U_0_1|~8~1
   -      4     -    A    14        OR2                2    1    0    2  |one_bit_adder:U_0_1|:8
   -      5     -    A    21       AND2                4    0    0    1  |one_bit_adder:U_0_1|:12
   -      6     -    A    21        OR2                2    2    0    2  |one_bit_adder:U_0_2|:8
   -      8     -    A    21       AND2                4    0    0    2  |one_bit_adder:U_0_2|:14
   -      7     -    A    14        OR2                2    1    1    0  |one_bit_adder:U_1_0|:7
   -      1     -    A    14       AND2                2    1    0    2  |one_bit_adder:U_1_0|:12
   -      4     -    A    21        OR2                2    2    1    0  |one_bit_adder:U_1_1|:8
   -      7     -    A    21        OR2                2    2    0    2  |one_bit_adder:U_1_1|:15
   -      1     -    A    21        OR2                2    2    1    0  |one_bit_adder:U_1_2|:8
   -      3     -    A    21        OR2                2    2    1    0  |one_bit_adder:U_1_2|:15
   -      8     -    A    14       AND2                2    0    1    0  :257


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩一区二区三区在线视频| 91农村精品一区二区在线| 中国av一区二区三区| 欧美精品 日韩| 在线一区二区三区四区| 成人黄色在线视频| 国产成人久久精品77777最新版本| 欧美一二三四在线| 日韩一区二区在线看片| 国产精品福利在线播放| 欧美videossexotv100| 亚洲美女免费在线| 久久精品夜色噜噜亚洲a∨| 欧美日韩国产在线播放网站| 91视频国产资源| 99re66热这里只有精品3直播 | 国产成人午夜精品5599| 免费高清在线视频一区·| 亚洲综合在线视频| 亚洲一区在线观看视频| 亚洲黄一区二区三区| 亚洲综合色丁香婷婷六月图片| 亚洲精品国产一区二区精华液 | 欧美精品第1页| 色婷婷国产精品| 国产精品久久久久婷婷二区次| 国产成人综合在线观看| 国产精品一二三区在线| 国产91精品露脸国语对白| 国产91丝袜在线播放0| 成人黄色在线看| 国产黄色精品视频| 国产69精品久久777的优势| 国产成人精品综合在线观看| 成人美女视频在线看| 一本一本久久a久久精品综合麻豆| 色婷婷久久久综合中文字幕| 成人av电影在线网| 91久久人澡人人添人人爽欧美 | 狠狠色综合日日| 国产精品1024久久| 93久久精品日日躁夜夜躁欧美| 国产一区二区伦理| jlzzjlzz国产精品久久| 欧美日韩不卡一区| 国产欧美中文在线| 国产肉丝袜一区二区| 亚洲老司机在线| 热久久国产精品| 国产资源在线一区| 色婷婷综合中文久久一本| 欧美一区二区三区视频| 亚洲国产精品99久久久久久久久| 亚洲欧美精品午睡沙发| 玖玖九九国产精品| 色综合视频一区二区三区高清| 6080亚洲精品一区二区| 欧美国产1区2区| 日韩av网站在线观看| 丁香另类激情小说| 99国产精品国产精品毛片| 欧美精品18+| 亚洲人成网站影音先锋播放| 日韩精品每日更新| 成人av在线资源网| 欧美一区二区三区视频免费| 樱花草国产18久久久久| 韩国精品免费视频| 欧美系列一区二区| 国产欧美日韩在线视频| 毛片av中文字幕一区二区| 欧美高清视频不卡网| 亚洲男女一区二区三区| 色综合天天性综合| 亚洲视频在线观看一区| 91美女精品福利| 亚洲激情一二三区| 91久久精品日日躁夜夜躁欧美| 中文字幕亚洲在| 在线视频你懂得一区| 一区二区三区欧美亚洲| 欧美亚洲精品一区| 午夜不卡av免费| 欧美一区二区三区在线| 狠狠色丁香久久婷婷综| 国产亚洲精品久| 成人av在线观| 一区2区3区在线看| 欧美嫩在线观看| 亚洲一区二区精品久久av| 免费精品视频最新在线| 欧美日韩一区二区在线观看视频| 亚洲综合网站在线观看| 欧美日韩专区在线| 免费在线看一区| 国产精品免费视频一区| 色94色欧美sute亚洲线路一久 | 91国产视频在线观看| 亚洲综合另类小说| 日韩你懂的电影在线观看| 韩国av一区二区三区在线观看| 欧美高清在线精品一区| 欧美主播一区二区三区| 免费在线成人网| 日本一区二区三区国色天香| 日本韩国欧美一区二区三区| 日本中文字幕一区二区有限公司| 久久午夜羞羞影院免费观看| 99riav久久精品riav| 日本亚洲免费观看| 国产精品久久久久婷婷| 538prom精品视频线放| 国产精品99久久久久久有的能看| 一区二区三区免费在线观看| 精品乱码亚洲一区二区不卡| 成人免费看的视频| 日本视频一区二区| 综合欧美亚洲日本| 精品国产乱码久久久久久免费| 99re视频精品| 韩国理伦片一区二区三区在线播放| 一区二区在线看| 日本一区二区三区四区 | 男女男精品网站| 1000部国产精品成人观看| 日韩欧美不卡在线观看视频| 91年精品国产| 国产成人亚洲综合色影视| 日韩av电影天堂| 一区二区三区精品视频| 国产精品天美传媒| 欧美mv和日韩mv的网站| 欧美伦理电影网| 色成人在线视频| 成人久久18免费网站麻豆| 久久国产精品色婷婷| 视频在线在亚洲| 亚洲永久精品国产| 亚洲欧美怡红院| 国产精品欧美久久久久一区二区| 欧美va天堂va视频va在线| 欧美日本乱大交xxxxx| 欧美日韩中文字幕精品| 欧美午夜一区二区| 色av成人天堂桃色av| 色综合久久久久综合体桃花网| 不卡的电视剧免费网站有什么| 国产毛片一区二区| 另类专区欧美蜜桃臀第一页| 日韩精品欧美精品| 日本欧洲一区二区| 蜜乳av一区二区| 韩国在线一区二区| 韩国在线一区二区| 国产在线精品一区二区夜色 | 久久久久久亚洲综合影院红桃| 欧美高清性hdvideosex| 91精品婷婷国产综合久久性色| 欧美在线不卡一区| 欧美日韩夫妻久久| 欧美一区二区视频在线观看2022 | 黑人巨大精品欧美黑白配亚洲| 精品中文字幕一区二区| 久久精品国产亚洲5555| 久久99久久99精品免视看婷婷 | 亚洲精品久久久蜜桃| 亚洲尤物在线视频观看| 亚洲午夜免费福利视频| 亚洲国产日日夜夜| 久久99蜜桃精品| 国产高清无密码一区二区三区| 成人黄色777网| 91高清视频免费看| 欧美一区二区播放| 国产欧美一区二区精品性色 | 国产清纯白嫩初高生在线观看91 | 麻豆精品视频在线观看免费| 精品在线亚洲视频| jiyouzz国产精品久久| 在线观看日韩精品| 日韩免费观看高清完整版在线观看| 久久女同性恋中文字幕| 最新国产精品久久精品| 五月综合激情婷婷六月色窝| 国产制服丝袜一区| 欧美在线视频全部完| 久久综合狠狠综合久久激情| 亚洲天堂2014| 精品一区二区三区在线观看国产| 成人av网站大全| 日韩一区二区三免费高清| 欧美国产1区2区| 丝袜亚洲另类欧美| 成人av在线影院| 日韩欧美在线网站| 一区二区三区久久久| 国产精品一二三四| 3d动漫精品啪啪1区2区免费| 国产精品婷婷午夜在线观看| 麻豆久久久久久久|