亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲(chóng)蟲(chóng)下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲(chóng)蟲(chóng)下載站

?? cmdctrl.rpt

?? DDS-320-func: 在采用 320x240 屏的設(shè)計(jì)實(shí)驗(yàn)箱上運(yùn)行
?? RPT
?? 第 1 頁(yè) / 共 2 頁(yè)
字號(hào):
Project Information                               d:\newvhd\mytest\cmdctrl.rpt

MAX+plus II Compiler Report File
Version 10.1 06/12/2001
Compiled: 05/20/2005 20:53:19

Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

cmdctrl   EPF10K10LC84-3   11     18     0    0         0  %    18       3  %

User Pins:                 11     18     0  



Device-Specific Information:                      d:\newvhd\mytest\cmdctrl.rpt
cmdctrl

***** Logic for device 'cmdctrl' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R        R  R     R           R     R     R        O     
                E  E  E     C  E  E     E           E     E     E        N     
                S  S  S     m  S  S  V  S        M  S  G  S     S        F     
                E  E  E  M  d  E  E  C  E        d  E  N  E     E  M     _  ^  
                R  R  R  o  o  R  R  C  R        a  R  D  R  D  R  o  #  D  n  
                V  V  V  u  u  V  V  I  V     P  t  V  I  V  i  V  u  T  O  C  
                E  E  E  t  t  E  E  N  E  D  C  a  E  N  E  v  E  t  C  N  E  
                D  D  D  0  0  D  D  T  D  C  S  4  D  T  D  3  D  5  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | Div0 
      ^nCE | 14                                                              72 | Mout3 
      #TDI | 15                                                              71 | Mout4 
  RESERVED | 16                                                              70 | Div2 
  RESERVED | 17                                                              69 | Div1 
    Mdata6 | 18                                                              68 | GNDINT 
     Mout6 | 19                                                              67 | Mdata0 
    VCCINT | 20                                                              66 | Mout1 
    Mdata1 | 21                                                              65 | Mout7 
    Mdata7 | 22                        EPF10K10LC84-3                        64 | Mout8 
   Cmdout1 | 23                                                              63 | VCCINT 
      Div4 | 24                                                              62 | RESERVED 
     Mout9 | 25                                                              61 | Mout10 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | Mout2 
  RESERVED | 28                                                              58 | RESERVED 
    Mdata2 | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  M  M  M  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  h  d  d  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D     a  a  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I     t  t  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N     a  a  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T     5  3  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                      d:\newvhd\mytest\cmdctrl.rpt
cmdctrl

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A24      8/ 8(100%)   2/ 8( 25%)   6/ 8( 75%)    1/2    0/2       6/22( 27%)   
B3       8/ 8(100%)   2/ 8( 25%)   6/ 8( 75%)    1/2    0/2       5/22( 22%)   
C15      2/ 8( 25%)   0/ 8(  0%)   2/ 8( 25%)    1/2    0/2       3/22( 13%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            23/53     ( 43%)
Total logic cells used:                         18/576    (  3%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.88/4    ( 97%)
Total fan-in:                                  70/2304    (  3%)

Total input pins required:                      11
Total input I/O cell registers required:         0
Total output pins required:                     18
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     18
Total flipflops required:                       18
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   8      8/0  
 B:      0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      8/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   2   0   0   0   0   0   0   0   0   0      2/0  

Total:   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   2   0   0   0   0   0   0   0   0   8     18/0  



Device-Specific Information:                      d:\newvhd\mytest\cmdctrl.rpt
cmdctrl

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   2      -     -    -    --      INPUT                0    0    0   18  DC
  67      -     -    B    --      INPUT                0    0    0    3  Mdata0
  21      -     -    B    --      INPUT                0    0    0    3  Mdata1
  29      -     -    C    --      INPUT                0    0    0    2  Mdata2
  44      -     -    -    --      INPUT                0    0    0    2  Mdata3
  84      -     -    -    --      INPUT                0    0    0    2  Mdata4
  43      -     -    -    --      INPUT                0    0    0    2  Mdata5
  18      -     -    A    --      INPUT                0    0    0    2  Mdata6
  22      -     -    B    --      INPUT                0    0    0    2  Mdata7
  42      -     -    -    --      INPUT                0    0    0   16  Mh
   1      -     -    -    --      INPUT  G             0    0    0    0  PCS


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                      d:\newvhd\mytest\cmdctrl.rpt
cmdctrl

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   7      -     -    -    03     OUTPUT                0    1    0    0  Cmdout0
  23      -     -    B    --     OUTPUT                0    1    0    0  Cmdout1
  73      -     -    A    --     OUTPUT                0    1    0    0  Div0
  69      -     -    A    --     OUTPUT                0    1    0    0  Div1
  70      -     -    A    --     OUTPUT                0    1    0    0  Div2
  80      -     -    -    23     OUTPUT                0    1    0    0  Div3
  24      -     -    B    --     OUTPUT                0    1    0    0  Div4
   8      -     -    -    03     OUTPUT                0    1    0    0  Mout0
  66      -     -    B    --     OUTPUT                0    1    0    0  Mout1
  59      -     -    C    --     OUTPUT                0    1    0    0  Mout2
  72      -     -    A    --     OUTPUT                0    1    0    0  Mout3
  71      -     -    A    --     OUTPUT                0    1    0    0  Mout4
  78      -     -    -    24     OUTPUT                0    1    0    0  Mout5
  19      -     -    A    --     OUTPUT                0    1    0    0  Mout6
  65      -     -    B    --     OUTPUT                0    1    0    0  Mout7
  64      -     -    B    --     OUTPUT                0    1    0    0  Mout8
  25      -     -    B    --     OUTPUT                0    1    0    0  Mout9
  61      -     -    C    --     OUTPUT                0    1    0    0  Mout10


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                      d:\newvhd\mytest\cmdctrl.rpt
cmdctrl

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      3     -    C    15       DFFE   +            3    0    1    0  M10 (:72)
   -      8     -    B    03       DFFE   +            3    0    1    0  M9 (:73)
   -      7     -    B    03       DFFE   +            3    0    1    0  M8 (:74)
   -      5     -    B    03       DFFE   +            3    0    1    0  M7 (:75)
   -      6     -    A    24       DFFE   +            3    0    1    0  M6 (:76)
   -      3     -    A    24       DFFE   +            3    0    1    0  M5 (:77)
   -      4     -    A    24       DFFE   +            3    0    1    0  M4 (:78)
   -      2     -    A    24       DFFE   +            3    0    1    0  M3 (:79)
   -      5     -    C    15       DFFE   +            3    0    1    0  M2 (:80)
   -      3     -    B    03       DFFE   +            3    0    1    0  M1 (:81)
   -      1     -    B    03       DFFE   +            3    0    1    0  M0 (:82)
   -      4     -    B    03       DFFE   +            2    0    1    0  :113
   -      2     -    B    03       DFFE   +            2    0    1    0  :114
   -      6     -    B    03       DFFE   +            3    0    1    0  :132
   -      7     -    A    24       DFFE   +            3    0    1    0  :133
   -      5     -    A    24       DFFE   +            3    0    1    0  :134
   -      8     -    A    24       DFFE   +            3    0    1    0  :135
   -      1     -    A    24       DFFE   +            3    0    1    0  :136


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register


Device-Specific Information:                      d:\newvhd\mytest\cmdctrl.rpt
cmdctrl

** FASTTRACK INTERCONNECT UTILIZATION **

Row FastTrack Interconnect:

          Global         Left Half-      Right Half-
         FastTrack       FastTrack       FastTrack 
Row     Interconnect    Interconnect    Interconnect    Input Pins     Output Pins     Bidir Pins
A:       3/ 96(  3%)     0/ 48(  0%)     4/ 48(  8%)    1/16(  6%)      6/16( 37%)     0/16(  0%)
B:       7/ 96(  7%)     2/ 48(  4%)     0/ 48(  0%)    3/16( 18%)      6/16( 37%)     0/16(  0%)
C:       1/ 96(  1%)     0/ 48(  0%)     2/ 48(  4%)    1/16(  6%)      2/16( 12%)     0/16(  0%)


Column FastTrack Interconnect:

         FastTrack                                 
Column  Interconnect    Input Pins     Output Pins     Bidir Pins
01:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
02:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
03:      2/24(  8%)     0/4(  0%)      2/4( 50%)       0/4(  0%)
04:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
05:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
06:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
成人午夜视频在线观看| 午夜精品久久久| 亚洲综合视频网| 777欧美精品| 久久亚洲精品国产精品紫薇| 国产精品女同一区二区三区| 一区二区三区在线播放| 免费观看久久久4p| 成人av小说网| 91精品国产综合久久精品| 国产欧美综合在线观看第十页 | 国产精品1区二区.| 97久久超碰国产精品| 欧美一区二区三区色| 国产精品网曝门| 天使萌一区二区三区免费观看| 国产美女在线观看一区| 欧美日韩国产中文| 国产精品视频yy9299一区| 日韩国产在线一| 成年人午夜久久久| 欧美大度的电影原声| 亚洲视频免费观看| 国产乱子轮精品视频| 欧美在线高清视频| 国产免费久久精品| 免费观看在线综合色| 91网站在线观看视频| 精品电影一区二区| 日韩精品视频网| 色综合久久综合中文综合网| 337p粉嫩大胆色噜噜噜噜亚洲| 亚洲国产精品久久人人爱| 国产·精品毛片| 日韩免费看网站| 亚洲国产毛片aaaaa无费看| 成人黄色国产精品网站大全在线免费观看| 91精品国产高清一区二区三区蜜臀| 亚洲欧洲日韩一区二区三区| 国产一区二区三区久久久 | 午夜国产精品一区| 99久久精品情趣| 久久九九久久九九| 蜜桃av一区二区在线观看 | 麻豆一区二区三| 欧美日韩视频一区二区| 亚洲日本va午夜在线电影| 丰满亚洲少妇av| 久久久久国产精品人| 久久99日本精品| 91精品国产综合久久香蕉麻豆| 亚洲人成在线观看一区二区| 成人av综合在线| 中文字幕不卡的av| 国产精品一卡二卡| 久久久久久久久99精品| 精一区二区三区| 精品人伦一区二区色婷婷| 蜜桃91丨九色丨蝌蚪91桃色| 欧美精选午夜久久久乱码6080| 亚洲综合男人的天堂| 91行情网站电视在线观看高清版| 国产精品久久久久毛片软件| 福利91精品一区二区三区| 久久久欧美精品sm网站| 国产一区二区三区不卡在线观看 | 日韩一区二区免费电影| 亚洲成人一区二区| 欧美午夜免费电影| 亚洲成人一区二区在线观看| 欧美人与z0zoxxxx视频| 婷婷丁香久久五月婷婷| 欧美日韩免费在线视频| 午夜精品福利久久久| 宅男噜噜噜66一区二区66| 日韩精品一区第一页| 制服.丝袜.亚洲.中文.综合| 日韩av不卡一区二区| 日韩一区二区三| 国产综合久久久久久鬼色| 国产亚洲欧美中文| 成人av午夜影院| 樱桃视频在线观看一区| 欧美日韩在线播放一区| 午夜久久久影院| 欧美第一区第二区| 国产一区美女在线| 国产精品视频在线看| 91蜜桃网址入口| 午夜伦欧美伦电影理论片| 日韩一级完整毛片| 国产一区二区视频在线播放| 中文一区在线播放| 日本精品一级二级| 男人的天堂亚洲一区| 国产亚洲精品超碰| 91亚洲午夜精品久久久久久| 亚洲国产精品一区二区www| 欧美一区二区高清| 高清不卡在线观看| 一区二区三区欧美亚洲| 91麻豆精品国产91久久久更新时间| 另类小说视频一区二区| 国产精品污网站| 欧洲精品视频在线观看| 久久99热这里只有精品| 国产精品国产三级国产普通话99| 欧美三级在线视频| 国产一区二区看久久| 亚洲女女做受ⅹxx高潮| 日韩三区在线观看| 菠萝蜜视频在线观看一区| 亚洲国产成人高清精品| 久久久久久综合| 欧美性xxxxx极品少妇| 看片网站欧美日韩| 亚洲日本在线视频观看| 日韩视频不卡中文| 91女神在线视频| 蜜桃精品视频在线观看| 亚洲欧洲av一区二区三区久久| 欧美日韩国产天堂| 成人动漫精品一区二区| 天堂成人国产精品一区| 中文字幕一区二区视频| 欧美一区在线视频| 99精品久久只有精品| 麻豆精品视频在线| 亚洲欧美电影一区二区| 精品日韩成人av| 精品视频一区三区九区| 国产成人亚洲综合a∨猫咪| 一区二区高清在线| 国产色一区二区| 欧美老女人第四色| 91小视频在线免费看| 国产一区二区久久| 日韩av一区二区三区四区| 亚洲图片你懂的| 丰满少妇在线播放bd日韩电影| 亚洲第一激情av| 综合久久久久久| 久久久久久一级片| 欧美一区二区三区男人的天堂| 99re66热这里只有精品3直播 | 久久久亚洲精华液精华液精华液| 欧美在线不卡一区| 成人免费视频网站在线观看| 久久精品国产久精国产| 亚洲午夜免费视频| 亚洲欧美一区二区三区国产精品| 久久久久久久综合日本| 日韩女优av电影在线观看| 91成人免费在线| 91丨porny丨中文| 成人黄色片在线观看| 国产一区 二区| 精品一区二区三区免费播放| 日韩激情中文字幕| 亚洲国产cao| 亚洲精品视频在线观看网站| 国产精品初高中害羞小美女文| 久久免费看少妇高潮| 精品国产一区二区三区av性色 | 五月婷婷色综合| 亚洲综合在线电影| 亚洲视频 欧洲视频| 国产精品久久久久三级| 国产精品三级视频| 国产精品美女视频| 国产精品美女久久久久久久久 | 国产一区二区三区在线观看免费 | 日韩欧美国产高清| 91精品国产91久久综合桃花 | 久久狠狠亚洲综合| 久久精品二区亚洲w码| 免费人成在线不卡| 麻豆精品国产91久久久久久| 日本aⅴ免费视频一区二区三区| 午夜免费欧美电影| 日本麻豆一区二区三区视频| 免费在线看一区| 国内偷窥港台综合视频在线播放| 麻豆91免费观看| 国产麻豆精品95视频| 国产一区二区影院| 风间由美一区二区av101| 成人一区二区三区在线观看| 成人晚上爱看视频| 99国内精品久久| 一本一本大道香蕉久在线精品 | 午夜免费久久看| 日韩精品一级二级| 久久99国产精品麻豆| 国产一区在线不卡| 成人精品视频一区| 91蜜桃婷婷狠狠久久综合9色| 色屁屁一区二区| 欧美巨大另类极品videosbest| 日本人妖一区二区|