亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? cmdctrl.rpt

?? DDS-320-func: 在采用 320x240 屏的設計實驗箱上運行
?? RPT
?? 第 1 頁 / 共 2 頁
字號:
Project Information                               d:\newvhd\mytest\cmdctrl.rpt

MAX+plus II Compiler Report File
Version 10.1 06/12/2001
Compiled: 05/20/2005 20:53:19

Copyright (C) 1988-2001 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful




** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

cmdctrl   EPF10K10LC84-3   11     18     0    0         0  %    18       3  %

User Pins:                 11     18     0  



Device-Specific Information:                      d:\newvhd\mytest\cmdctrl.rpt
cmdctrl

***** Logic for device 'cmdctrl' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                R  R  R        R  R     R           R     R     R        O     
                E  E  E     C  E  E     E           E     E     E        N     
                S  S  S     m  S  S  V  S        M  S  G  S     S        F     
                E  E  E  M  d  E  E  C  E        d  E  N  E     E  M     _  ^  
                R  R  R  o  o  R  R  C  R        a  R  D  R  D  R  o  #  D  n  
                V  V  V  u  u  V  V  I  V     P  t  V  I  V  i  V  u  T  O  C  
                E  E  E  t  t  E  E  N  E  D  C  a  E  N  E  v  E  t  C  N  E  
                D  D  D  0  0  D  D  T  D  C  S  4  D  T  D  3  D  5  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | Div0 
      ^nCE | 14                                                              72 | Mout3 
      #TDI | 15                                                              71 | Mout4 
  RESERVED | 16                                                              70 | Div2 
  RESERVED | 17                                                              69 | Div1 
    Mdata6 | 18                                                              68 | GNDINT 
     Mout6 | 19                                                              67 | Mdata0 
    VCCINT | 20                                                              66 | Mout1 
    Mdata1 | 21                                                              65 | Mout7 
    Mdata7 | 22                        EPF10K10LC84-3                        64 | Mout8 
   Cmdout1 | 23                                                              63 | VCCINT 
      Div4 | 24                                                              62 | RESERVED 
     Mout9 | 25                                                              61 | Mout10 
    GNDINT | 26                                                              60 | RESERVED 
  RESERVED | 27                                                              59 | Mout2 
  RESERVED | 28                                                              58 | RESERVED 
    Mdata2 | 29                                                              57 | #TMS 
  RESERVED | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | RESERVED 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  R  R  R  R  R  V  G  M  M  M  V  G  R  R  R  R  R  R  R  
                C  n  E  E  E  E  E  C  N  h  d  d  C  N  E  E  E  E  E  E  E  
                C  C  S  S  S  S  S  C  D     a  a  C  D  S  S  S  S  S  S  S  
                I  O  E  E  E  E  E  I  I     t  t  I  I  E  E  E  E  E  E  E  
                N  N  R  R  R  R  R  N  N     a  a  N  N  R  R  R  R  R  R  R  
                T  F  V  V  V  V  V  T  T     5  3  T  T  V  V  V  V  V  V  V  
                   I  E  E  E  E  E                       E  E  E  E  E  E  E  
                   G  D  D  D  D  D                       D  D  D  D  D  D  D  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                      d:\newvhd\mytest\cmdctrl.rpt
cmdctrl

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A24      8/ 8(100%)   2/ 8( 25%)   6/ 8( 75%)    1/2    0/2       6/22( 27%)   
B3       8/ 8(100%)   2/ 8( 25%)   6/ 8( 75%)    1/2    0/2       5/22( 22%)   
C15      2/ 8( 25%)   0/ 8(  0%)   2/ 8( 25%)    1/2    0/2       3/22( 13%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            23/53     ( 43%)
Total logic cells used:                         18/576    (  3%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.88/4    ( 97%)
Total fan-in:                                  70/2304    (  3%)

Total input pins required:                      11
Total input I/O cell registers required:         0
Total output pins required:                     18
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     18
Total flipflops required:                       18
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   8      8/0  
 B:      0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      8/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   2   0   0   0   0   0   0   0   0   0      2/0  

Total:   0   0   8   0   0   0   0   0   0   0   0   0   0   0   0   2   0   0   0   0   0   0   0   0   8     18/0  



Device-Specific Information:                      d:\newvhd\mytest\cmdctrl.rpt
cmdctrl

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   2      -     -    -    --      INPUT                0    0    0   18  DC
  67      -     -    B    --      INPUT                0    0    0    3  Mdata0
  21      -     -    B    --      INPUT                0    0    0    3  Mdata1
  29      -     -    C    --      INPUT                0    0    0    2  Mdata2
  44      -     -    -    --      INPUT                0    0    0    2  Mdata3
  84      -     -    -    --      INPUT                0    0    0    2  Mdata4
  43      -     -    -    --      INPUT                0    0    0    2  Mdata5
  18      -     -    A    --      INPUT                0    0    0    2  Mdata6
  22      -     -    B    --      INPUT                0    0    0    2  Mdata7
  42      -     -    -    --      INPUT                0    0    0   16  Mh
   1      -     -    -    --      INPUT  G             0    0    0    0  PCS


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                      d:\newvhd\mytest\cmdctrl.rpt
cmdctrl

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   7      -     -    -    03     OUTPUT                0    1    0    0  Cmdout0
  23      -     -    B    --     OUTPUT                0    1    0    0  Cmdout1
  73      -     -    A    --     OUTPUT                0    1    0    0  Div0
  69      -     -    A    --     OUTPUT                0    1    0    0  Div1
  70      -     -    A    --     OUTPUT                0    1    0    0  Div2
  80      -     -    -    23     OUTPUT                0    1    0    0  Div3
  24      -     -    B    --     OUTPUT                0    1    0    0  Div4
   8      -     -    -    03     OUTPUT                0    1    0    0  Mout0
  66      -     -    B    --     OUTPUT                0    1    0    0  Mout1
  59      -     -    C    --     OUTPUT                0    1    0    0  Mout2
  72      -     -    A    --     OUTPUT                0    1    0    0  Mout3
  71      -     -    A    --     OUTPUT                0    1    0    0  Mout4
  78      -     -    -    24     OUTPUT                0    1    0    0  Mout5
  19      -     -    A    --     OUTPUT                0    1    0    0  Mout6
  65      -     -    B    --     OUTPUT                0    1    0    0  Mout7
  64      -     -    B    --     OUTPUT                0    1    0    0  Mout8
  25      -     -    B    --     OUTPUT                0    1    0    0  Mout9
  61      -     -    C    --     OUTPUT                0    1    0    0  Mout10


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                      d:\newvhd\mytest\cmdctrl.rpt
cmdctrl

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      3     -    C    15       DFFE   +            3    0    1    0  M10 (:72)
   -      8     -    B    03       DFFE   +            3    0    1    0  M9 (:73)
   -      7     -    B    03       DFFE   +            3    0    1    0  M8 (:74)
   -      5     -    B    03       DFFE   +            3    0    1    0  M7 (:75)
   -      6     -    A    24       DFFE   +            3    0    1    0  M6 (:76)
   -      3     -    A    24       DFFE   +            3    0    1    0  M5 (:77)
   -      4     -    A    24       DFFE   +            3    0    1    0  M4 (:78)
   -      2     -    A    24       DFFE   +            3    0    1    0  M3 (:79)
   -      5     -    C    15       DFFE   +            3    0    1    0  M2 (:80)
   -      3     -    B    03       DFFE   +            3    0    1    0  M1 (:81)
   -      1     -    B    03       DFFE   +            3    0    1    0  M0 (:82)
   -      4     -    B    03       DFFE   +            2    0    1    0  :113
   -      2     -    B    03       DFFE   +            2    0    1    0  :114
   -      6     -    B    03       DFFE   +            3    0    1    0  :132
   -      7     -    A    24       DFFE   +            3    0    1    0  :133
   -      5     -    A    24       DFFE   +            3    0    1    0  :134
   -      8     -    A    24       DFFE   +            3    0    1    0  :135
   -      1     -    A    24       DFFE   +            3    0    1    0  :136


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register


Device-Specific Information:                      d:\newvhd\mytest\cmdctrl.rpt
cmdctrl

** FASTTRACK INTERCONNECT UTILIZATION **

Row FastTrack Interconnect:

          Global         Left Half-      Right Half-
         FastTrack       FastTrack       FastTrack 
Row     Interconnect    Interconnect    Interconnect    Input Pins     Output Pins     Bidir Pins
A:       3/ 96(  3%)     0/ 48(  0%)     4/ 48(  8%)    1/16(  6%)      6/16( 37%)     0/16(  0%)
B:       7/ 96(  7%)     2/ 48(  4%)     0/ 48(  0%)    3/16( 18%)      6/16( 37%)     0/16(  0%)
C:       1/ 96(  1%)     0/ 48(  0%)     2/ 48(  4%)    1/16(  6%)      2/16( 12%)     0/16(  0%)


Column FastTrack Interconnect:

         FastTrack                                 
Column  Interconnect    Input Pins     Output Pins     Bidir Pins
01:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
02:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
03:      2/24(  8%)     0/4(  0%)      2/4( 50%)       0/4(  0%)
04:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
05:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
06:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美日韩精品一区视频| 中文字幕日韩一区| 欧美综合一区二区三区| 青青草原综合久久大伊人精品优势| 欧美一区日韩一区| 成人黄色免费短视频| 亚洲在线免费播放| 精品成人a区在线观看| 色综合久久天天| 激情综合网天天干| 亚洲gay无套男同| 久久久美女毛片| 欧美日韩精品一区二区三区 | 韩国欧美一区二区| 亚洲黄色av一区| 成人免费在线视频| 久久综合久久综合久久| 日韩一区二区免费电影| 日本精品视频一区二区| 国产麻豆91精品| 久久国产福利国产秒拍| 一区二区三区国产精品| 亚洲色图制服丝袜| 精品不卡在线视频| 精品国产一区二区国模嫣然| 欧美日韩成人在线| 欧美亚洲自拍偷拍| 91麻豆精品一区二区三区| 国产美女主播视频一区| 国内一区二区视频| 国产一区二区三区不卡在线观看 | 亚洲成a人片综合在线| 亚洲国产成人av| 亚洲日本丝袜连裤袜办公室| 中文字幕乱码亚洲精品一区| 国产精品每日更新在线播放网址| 欧美激情一区二区三区全黄| 国产精品网站在线观看| 亚洲精品乱码久久久久久久久 | 成人在线一区二区三区| 91原创在线视频| 日韩一区二区三区av| 国产亚洲成aⅴ人片在线观看| 国产精品丝袜一区| 日韩av一区二区在线影视| 精品一区二区日韩| 国产成人精品亚洲日本在线桃色 | 国产精品69毛片高清亚洲| 99久久99久久精品免费看蜜桃| 精品视频一区二区三区免费| 亚洲欧美另类小说| 欧美一级国产精品| 久久久久久久久久久电影| 国产精品―色哟哟| 免费久久99精品国产| 国产精品77777竹菊影视小说| 亚洲国产欧美日韩另类综合| 亚洲国产一区视频| 国产美女精品一区二区三区| 日本福利一区二区| 亚洲欧美另类在线| 18欧美亚洲精品| 精品系列免费在线观看| 欧美性色欧美a在线播放| 国产精品一区久久久久| 欧美一区二区三区视频| 午夜伦欧美伦电影理论片| av不卡在线观看| 美女高潮久久久| 91蝌蚪国产九色| 国产精品久久777777| 国产伦精品一区二区三区免费迷 | 欧美一区二区在线观看| 欧美电影在线免费观看| 欧美国产乱子伦| 国产xxx精品视频大全| 欧美精选在线播放| 欧美成人欧美edvon| 婷婷开心激情综合| 欧美久久一二区| 视频一区国产视频| 欧美福利视频一区| 亚洲.国产.中文慕字在线| 在线精品视频一区二区| 性做久久久久久久久| 日韩三级视频在线观看| 韩国视频一区二区| 国产精品嫩草影院com| 色婷婷综合久久| 首页国产丝袜综合| 精品国产sm最大网站免费看| 国产成+人+日韩+欧美+亚洲| 亚洲欧洲日韩综合一区二区| 91九色02白丝porn| 日韩电影在线一区| 久久精品视频免费观看| 日本电影欧美片| 狠狠狠色丁香婷婷综合激情 | 精品国产乱码久久久久久夜甘婷婷 | 亚洲国产精品视频| 欧美va亚洲va在线观看蝴蝶网| 成人激情小说乱人伦| 亚洲国产一区在线观看| 91精品国产全国免费观看| 国产精品亚洲一区二区三区妖精| 一区二区三区在线免费视频| 91麻豆精品国产91久久久久久| 国产传媒日韩欧美成人| 亚洲3atv精品一区二区三区| 久久看人人爽人人| 欧美人妇做爰xxxⅹ性高电影| 精一区二区三区| 一区二区三区久久久| 国产精品美女久久久久高潮| 日韩亚洲欧美在线| 在线观看不卡视频| 成人激情校园春色| 国内精品视频一区二区三区八戒| 五月婷婷久久综合| 亚洲欧美一区二区三区极速播放| 日韩久久免费av| 欧美成人精品二区三区99精品| 欧美日韩视频专区在线播放| 成人少妇影院yyyy| 国产高清精品久久久久| 国产在线精品一区二区三区不卡| 国产精品久久一卡二卡| 国产日本欧美一区二区| 久久精品视频免费| 久久综合九色综合欧美98 | 欧美这里有精品| 欧美午夜一区二区| 欧美无砖砖区免费| 欧美午夜精品免费| 欧美精选一区二区| 精品美女在线播放| 精品久久久久久久久久久院品网 | 日日夜夜一区二区| 日本欧美肥老太交大片| 日韩在线卡一卡二| 免费精品视频在线| 国产伦精品一区二区三区免费迷| 波多野结衣在线一区| 91美女在线观看| 欧美色综合网站| 一区二区三区毛片| 五月婷婷激情综合| 日本成人在线一区| 风间由美性色一区二区三区| av高清久久久| 欧美午夜精品久久久久久孕妇| 欧美精品色综合| 国产欧美精品在线观看| 舔着乳尖日韩一区| 国产精品一二二区| 欧美性色aⅴ视频一区日韩精品| 日韩欧美区一区二| 亚洲色图制服诱惑| 久久99精品国产麻豆婷婷| 欧美影院一区二区| 亚洲图片欧美激情| 亚洲美女精品一区| 日韩中文字幕不卡| 成人午夜精品一区二区三区| 欧美另类变人与禽xxxxx| 亚洲色图在线看| 国产成人亚洲综合a∨婷婷| 3d成人动漫网站| 亚洲福利视频导航| 在线观看视频一区二区| 国产精品色哟哟| 成人黄色片在线观看| 久久女同互慰一区二区三区| 热久久国产精品| 777久久久精品| 日韩精品成人一区二区三区 | 一区二区中文视频| av在线这里只有精品| 亚洲欧洲色图综合| 99视频有精品| 亚洲视频中文字幕| 国产精品一区二区男女羞羞无遮挡 | 国产亲近乱来精品视频| 国产凹凸在线观看一区二区| 国产婷婷一区二区| bt欧美亚洲午夜电影天堂| 综合久久久久综合| 色琪琪一区二区三区亚洲区| 亚洲精品国产一区二区精华液| 福利电影一区二区| 精品国产99国产精品| 日本欧美肥老太交大片| 日韩欧美一区二区三区在线| 精品一区二区三区在线观看| 日韩欧美一区中文| 久久99九九99精品| 中文字幕成人网| 日韩欧美在线网站| 97国产精品videossex| 精品一区二区综合|