亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dsp28_mcbsp.h

?? 可以用與ti的dsp的c2000的串口的下位機程序的調試測試
?? H
?? 第 1 頁 / 共 3 頁
字號:
   struct  XCERE_BITS  bit;
};  

// XCERF control register bit definitions:
struct  XCERF_BITS {       // bit description
   Uint16     XCEF0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEF1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEF2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEF3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEF4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEF5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEF6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEF7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEF8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEF9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEF10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEF11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEF12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEF13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEF14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEF15:1;      // 15  Receive Channel enable bit 
}; 

union XCERF_REG {
   Uint16                all;
   struct  XCERF_BITS  bit;
};                   

// RCERG control register bit definitions:
struct  RCERG_BITS {       // bit description
   Uint16     RCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEG15:1;      // 15  Receive Channel enable bit 
}; 

union RCERG_REG {
   Uint16                all;
   struct  RCERG_BITS  bit;
};  

// RCERH control register bit definitions:
struct  RCERH_BITS {       // bit description
   Uint16     RCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     RCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     RCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     RCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     RCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     RCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     RCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     RCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     RCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     RCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     RCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     RCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     RCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     RCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     RCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     RCEH15:1;      // 15  Receive Channel enable bit 
}; 

union RCERH_REG {
   Uint16                all;
   struct  RCERH_BITS  bit;
};

// XCERG control register bit definitions:
struct  XCERG_BITS {       // bit description
   Uint16     XCEG0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEG1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEG2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEG3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEG4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEG5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEG6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEG7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEG8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEG9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEG10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEG11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEG12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEG13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEG14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEG15:1;      // 15  Receive Channel enable bit 
}; 

union XCERG_REG {
   Uint16                all;
   struct  XCERG_BITS  bit;
};  

// XCERH control register bit definitions:
struct  XCERH_BITS {       // bit description
   Uint16     XCEH0:1;       // 0   Receive Channel enable bit  
   Uint16     XCEH1:1;       // 1   Receive Channel enable bit  
   Uint16     XCEH2:1;       // 2   Receive Channel enable bit  
   Uint16     XCEH3:1;       // 3   Receive Channel enable bit   
   Uint16     XCEH4:1;       // 4   Receive Channel enable bit  
   Uint16     XCEH5:1;       // 5   Receive Channel enable bit  
   Uint16     XCEH6:1;       // 6   Receive Channel enable bit  
   Uint16     XCEH7:1;       // 7   Receive Channel enable bit 
   Uint16     XCEH8:1;       // 8   Receive Channel enable bit  
   Uint16     XCEH9:1;       // 9   Receive Channel enable bit  
   Uint16     XCEH10:1;      // 10  Receive Channel enable bit  
   Uint16     XCEH11:1;      // 11  Receive Channel enable bit 
   Uint16     XCEH12:1;      // 12  Receive Channel enable bit  
   Uint16     XCEH13:1;      // 13  Receive Channel enable bit  
   Uint16     XCEH14:1;      // 14  Receive Channel enable bit  
   Uint16     XCEH15:1;      // 15  Receive Channel enable bit 
}; 

union XCERH_REG {
   Uint16                all;
   struct  XCERH_BITS  bit;
};

// McBSP FIFO Transmit register bit definitions:
struct  MFFTX_BITS {      // bit   description
   Uint16     IL:5;         // 4:0   Interrupt level
   Uint16     TXFFIENA:1;   // 5     Interrupt enable
   Uint16     INT_CLR:1;    // 6     Clear INT flag
   Uint16     INT:1;        // 7     INT flag
   Uint16     ST:5;         // 12:8  FIFO status
   Uint16     XRESET:1;     // 13    FIFO reset
   Uint16     MFFENA:1;     // 14    Enhancement enable
   Uint16     rsvd:1;       // 15    reserved
}; 

union MFFTX_REG {
   Uint16              all;
   struct MFFTX_BITS bit;
};

// McBSP FIFO recieve register bit definitions:
struct  MFFRX_BITS {      // bits  description
   Uint16 IL:5;             // 4:0   Interrupt level
   Uint16 RXFFIENA:1;       // 5     Interrupt enable
   Uint16 INT_CLR:1;        // 6     Clear INT flag
   Uint16 INT:1;            // 7     INT flag
   Uint16 ST:5;             // 12:8  FIFO status
   Uint16 RRESET:1;         // 13    FIFO reset
   Uint16 OVF_CLR:1;        // 14    Clear overflow
   Uint16 OVF:1;            // 15    FIFO overflow
}; 

union MFFRX_REG {
   Uint16              all;
   struct MFFRX_BITS bit;
};

// McBSP FIFO control register bit definitions:
struct  MFFCT_BITS {      // bits  description
    Uint16 TXDLY:8;         // 7:0   FIFO transmit delay
    Uint16 rsvd:7;          // 15:7  reserved
    Uint16 IACKM:1;         // 15    is IACK mode enable bit
};

union MFFCT_REG {
   Uint16               all;
   struct MFFCT_BITS  bit;
};
   
// McBSP FIFO INTERRUPT control register bit definitions:
struct  MFFINT_BITS {     // bits description
    Uint16     XINT:1;      // 0    XINT  interrupt enable
    Uint16     XEVTA:1;     // 1    XEVTA interrupt enable
    Uint16     RINT:1;      // 2    RINT  interrupt enable
    Uint16     REVTA:1;     // 3    REVTA interrupt enable
    Uint16     rsvd:12;     // 15:4 reserved
};

union MFFINT_REG {
   Uint16                all;
   struct MFFINT_BITS  bit;
};

// McBSP FIFO INTERRUPT status  register bit definitions:
struct  MFFST_BITS {     // bits description
    Uint16     EOBX:1;     // 0    EOBX flag
    Uint16     FSX:1;      // 1    FSX flag
    Uint16     EOBR:1;     // 2    EOBR flag
    Uint16     FSR:1;      // 3    FSR flag
    Uint16     rsvd:12;    // 15:4 reserved
};

union MFFST_REG {
   Uint16              all;
   struct MFFST_BITS bit;
};


//---------------------------------------------------------------------------
// McBSP Register File:
//
struct  MCBSP_REGS {      
   union DRR2_REG    DRR2;     // 0,  MCBSP Data receive register bits 31-16 
   union DRR1_REG    DRR1;     // 1,  MCBSP Data receive register bits 15-0 
   union DXR2_REG    DXR2;     // 2,  MCBSP Data transmit register bits 31-16 
   union DXR1_REG    DXR1;     // 3,  MCBSP Data transmit register bits 15-0 
   union SPCR2_REG   SPCR2;    // 4,  MCBSP control register bits 31-16 
   union SPCR1_REG   SPCR1;    // 5,  MCBSP control register bits 15-0 
   union RCR2_REG    RCR2;     // 6,  MCBSP receive control register bits 31-16 
   union RCR1_REG    RCR1;     // 7,  MCBSP receive control register bits 15-0 
   union XCR2_REG    XCR2;     // 8,  MCBSP transmit control register bits 31-16 
   union XCR1_REG    XCR1;     // 9,  MCBSP transmit control register bits 15-0 
   union SRGR2_REG   SRGR2;    // 10, MCBSP sample rate gen register bits 31-16 
   union SRGR1_REG   SRGR1;    // 11, MCBSP sample rate gen register bits 15-0  
   union MCR2_REG    MCR2;     // 12, MCBSP multichannel register bits 31-16 
   union MCR1_REG    MCR1;     // 13, MCBSP multichannel register bits 15-0    
   union RCERA_REG   RCERA;    // 14, MCBSP Receive channel enable partition A 
   union RCERB_REG   RCERB;    // 15, MCBSP Receive channel enable partition B 
   union XCERA_REG   XCERA;    // 16, MCBSP Transmit channel enable partition A 
   union XCERB_REG   XCERB;    // 17, MCBSP Transmit channel enable partition B            
   union PCR1_REG    PCR1;     // 18, MCBSP Pin control register bits 15-0  
   union RCERC_REG   RCERC;    // 19, MCBSP Receive channel enable partition C 
   union RCERD_REG   RCERD;    // 20, MCBSP Receive channel enable partition D
   union XCERC_REG   XCERC;    // 21, MCBSP Transmit channel enable partition C 
   union XCERD_REG   XCERD;    // 23, MCBSP Transmit channel enable partition D             
   union RCERE_REG   RCERE;    // 24, MCBSP Receive channel enable partition E 
   union RCERF_REG   RCERF;    // 25, MCBSP Receive channel enable partition F
   union XCERE_REG   XCERE;    // 26, MCBSP Transmit channel enable partition E
   union XCERF_REG   XCERF;    // 27, MCBSP Transmit channel enable partition F            
   union RCERG_REG   RCERG;    // 28, MCBSP Receive channel enable partition G
   union RCERH_REG   RCERH;    // 29, MCBSP Receive channel enable partition H
   union XCERG_REG   XCERG;    // 30, MCBSP Transmit channel enable partition G 
   union XCERH_REG   XCERH;    // 31, MCBSP Transmit channel enable partition H             
   Uint16  rsvd1;                // 32, reserved             
   union MFFTX_REG   MFFTX;    // 33, MCBSP Transmit FIFO register bits  
   union MFFRX_REG   MFFRX;    // 34, MCBSP Receive FIFO register bits
   union MFFCT_REG   MFFCT;    // 35, MCBSP FIFO control register bits    
   union MFFINT_REG  MFFINT;   // 36, MCBSP Interrupt register bits  
   union MFFST_REG   MFFST;    // 37, MCBSP Status register bits 
};

//---------------------------------------------------------------------------
// McBSP External References & Function Declarations:
//
extern volatile struct MCBSP_REGS McbspRegs;

#endif  // end of DSP28_MCBSP_H definition

//===========================================================================
// No more.
//===========================================================================

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
91精品国产综合久久精品性色| 亚洲高清免费观看高清完整版在线观看| 日本一二三四高清不卡| 亚洲一区中文日韩| 高清beeg欧美| 91精品国产一区二区三区蜜臀| 国产精品乱码一区二区三区软件| 视频一区中文字幕国产| av网站免费线看精品| 日韩欧美国产三级电影视频| 一区二区三区中文在线| 成人免费黄色在线| 精品88久久久久88久久久| 亚洲在线一区二区三区| 丁香婷婷深情五月亚洲| 精品日韩一区二区| 日韩成人精品视频| 91国模大尺度私拍在线视频 | 国产乱码一区二区三区| 欧美日韩亚州综合| 亚洲美女屁股眼交| 国产大陆a不卡| 欧美精品一区二区三区一线天视频| 亚洲图片欧美色图| 一本色道久久加勒比精品| 亚洲国产激情av| 国内外成人在线| 欧美mv和日韩mv的网站| 蜜桃av噜噜一区| 欧美一区在线视频| 免费视频一区二区| 91麻豆精品91久久久久同性| 亚洲福利一区二区三区| 欧亚洲嫩模精品一区三区| 樱桃国产成人精品视频| 欧美综合久久久| 午夜一区二区三区视频| 精品视频999| 天堂在线亚洲视频| 欧美一区中文字幕| 韩国欧美国产1区| 久久亚区不卡日本| 国产综合久久久久久鬼色| 欧美不卡一区二区三区| 久久99精品久久久久婷婷| 日韩免费视频线观看| 国产专区欧美精品| 欧美韩国一区二区| 91麻豆国产在线观看| 亚洲精品视频免费看| 欧美三级视频在线观看| 美女视频黄 久久| 精品成人免费观看| 不卡av在线免费观看| 一区二区三区国产豹纹内裤在线 | 成人理论电影网| 中文字幕中文乱码欧美一区二区| 99re这里只有精品视频首页| 亚洲成人在线网站| 欧美mv日韩mv| 91麻豆精品在线观看| 首页亚洲欧美制服丝腿| 久久久久久久久久久电影| av激情亚洲男人天堂| 亚洲成人一二三| 久久综合九色综合97婷婷女人| 不卡电影一区二区三区| 亚洲一区二区三区自拍| 日韩精品一区二区三区蜜臀| 成人中文字幕在线| 丝袜国产日韩另类美女| 国产日韩欧美精品一区| 欧美三级视频在线播放| 国产福利一区二区三区视频在线| 自拍偷拍国产亚洲| 日韩区在线观看| 色哟哟欧美精品| 国内一区二区视频| 亚洲综合激情网| 日本一区二区免费在线| 欧美精品1区2区3区| 波多野洁衣一区| 久久综合综合久久综合| 日韩伦理免费电影| 久久美女艺术照精彩视频福利播放| 色综合久久久久| 国产精一品亚洲二区在线视频| 亚洲无人区一区| 中文字幕精品一区二区三区精品 | 偷拍与自拍一区| 中文字幕av资源一区| 日韩一区二区免费在线电影| 91色在线porny| 国产精品一区二区视频| 青青草97国产精品免费观看无弹窗版| 亚洲视频免费在线观看| 久久午夜色播影院免费高清| 91精品国产综合久久香蕉的特点 | 欧美午夜精品一区| 丰满少妇久久久久久久| 免费久久99精品国产| 亚洲一区在线看| 亚洲欧美激情在线| 中文字幕一区二区三区四区| 久久久精品天堂| 2022国产精品视频| 日韩欧美一级片| 91精品国产综合久久福利软件| 欧洲人成人精品| 一本色道久久加勒比精品| jiyouzz国产精品久久| 国产精品99久久不卡二区| 久久99热99| 久久99久久99| 久久国产人妖系列| 日韩avvvv在线播放| 琪琪一区二区三区| 免费高清在线一区| 另类成人小视频在线| 国模娜娜一区二区三区| 国产综合久久久久影院| 国产精品 欧美精品| 成人免费视频caoporn| www.久久久久久久久| 91在线观看免费视频| 91麻豆福利精品推荐| 色婷婷av久久久久久久| 在线观看91视频| 欧美日韩国产一级片| 欧美一区国产二区| 欧美r级在线观看| 国产欧美日韩精品一区| 国产精品美女久久久久久久久久久| 中文字幕av一区 二区| 亚洲欧美日韩系列| 亚洲国产精品一区二区久久恐怖片 | 国产成人免费网站| 成人app软件下载大全免费| 一本色道久久综合狠狠躁的推荐| 欧美图区在线视频| 日韩精品一区二区在线观看| 久久久久久夜精品精品免费| 国产精品剧情在线亚洲| 亚洲综合在线电影| 精品无人码麻豆乱码1区2区| 成人免费高清视频在线观看| 在线观看日韩国产| 日韩欧美国产不卡| 亚洲天堂av一区| 亚洲综合色婷婷| 精彩视频一区二区| 99精品欧美一区二区三区综合在线| 欧美日韩精品一区二区三区四区| ww亚洲ww在线观看国产| 亚洲精品日韩专区silk| 青青草精品视频| 91丨porny丨首页| 日韩视频一区二区三区在线播放| 国产欧美日韩卡一| 日韩成人精品在线观看| 99久久婷婷国产综合精品| 欧美夫妻性生活| 一色桃子久久精品亚洲| 五月综合激情网| 高清在线观看日韩| 欧美高清一级片在线| 国产精品免费免费| 久久精品国产色蜜蜜麻豆| 91一区在线观看| 日韩欧美国产一区二区三区| 综合色天天鬼久久鬼色| 国内精品视频666| 这里只有精品电影| 亚洲女同一区二区| 国产精品18久久久| 日韩欧美国产综合一区| 亚洲国产精品人人做人人爽| 懂色av一区二区夜夜嗨| 精品国产1区2区3区| 性欧美疯狂xxxxbbbb| caoporen国产精品视频| 久久综合给合久久狠狠狠97色69| 亚洲成a人片综合在线| 97精品视频在线观看自产线路二| 亚洲精品一区二区三区影院 | 亚洲欧洲www| 国产在线精品免费av| 91精品国产综合久久久久久| 亚洲福利一区二区| 一本一道波多野结衣一区二区| 国产精品美女久久久久久久久久久| 国产在线视频精品一区| 日韩午夜电影在线观看| 麻豆成人久久精品二区三区小说| 精品视频1区2区| 亚洲五码中文字幕| 在线日韩国产精品| 亚洲一区视频在线观看视频| 91精品91久久久中77777| 亚洲日本丝袜连裤袜办公室|