亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲(chóng)蟲(chóng)下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲(chóng)蟲(chóng)下載站

?? au1xmmc.c

?? The latest MontaVista Linux driver about SD/MMC code
?? C
?? 第 1 頁(yè) / 共 2 頁(yè)
字號(hào):
/*  * linux/drivers/mmc/au1xmmc.c - AU1XX0 MMC driver  *   *  Copyright (c) 2005, Advanced Micro Devices, Inc. * *  Developed with help from the 2.4.30 MMC AU1XXX controller including *  the following copyright notices: *     Copyright (c) 2003-2004 Embedded Edge, LLC. *     Portions Copyright (C) 2002 Embedix, Inc *     Copyright 2002 Hewlett-Packard Company *  2.6 version of this driver inspired by: *     (drivers/mmc/wbsd.c) Copyright (C) 2004-2005 Pierre Ossman,  *     All Rights Reserved. *     (drivers/mmc/pxa.c) Copyright (C) 2003 Russell King,  *     All Rights Reserved. * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License version 2 as * published by the Free Software Foundation. *//* Why is a timer used to detect insert events? * * From the AU1100 MMC application guide: * If the Au1100-based design is intended to support both MultiMediaCards  * and 1- or 4-data bit SecureDigital cards, then the solution is to  * connect a weak (560KOhm) pull-up resistor to connector pin 1.  * In doing so, a MMC card never enters SPI-mode communications,  * but now the SecureDigital card-detect feature of CD/DAT3 is ineffective * (the low to high transition will not occur). * * So we use the timer to check the status manually.  */#include <linux/config.h>#include <linux/module.h>#include <linux/init.h>#include <linux/device.h>#include <linux/mm.h>#include <linux/interrupt.h>#include <linux/dma-mapping.h>#include <linux/mmc/host.h>#include <linux/mmc/protocol.h>#include <asm/io.h>#include <asm/mach-au1x00/au1000.h>#include <asm/mach-au1x00/au1xxx_dbdma.h> #include <asm/mach-au1x00/au1100_mmc.h>#include <asm/scatterlist.h>#include <au1xxx.h>#include "au1xmmc.h"#define DRIVER_NAME "au1xxx-mmc"/* Set this to enable special debugging macros *//* #define MMC_DEBUG */#ifdef MMC_DEBUG#define DEBUG(fmt, idx, args...) printk("au1xx(%d): DEBUG: " fmt, idx, ##args)#else#define DEBUG(fmt, idx, args...)#endifconst struct {	u32 iobase;	u32 tx_devid, rx_devid;	u16 bcsrpwr;	u16 bcsrstatus;	u16 wpstatus;} au1xmmc_card_table[] = {	{ SD0_BASE, DSCR_CMD0_SDMS_TX0, DSCR_CMD0_SDMS_RX0, 	  BCSR_BOARD_SD0PWR, BCSR_INT_SD0INSERT, BCSR_STATUS_SD0WP },#ifndef CONFIG_MIPS_DB1200	{ SD1_BASE, DSCR_CMD0_SDMS_TX1, DSCR_CMD0_SDMS_RX1, 	  BCSR_BOARD_DS1PWR, BCSR_INT_SD1INSERT, BCSR_STATUS_SD1WP }#endif};#define AU1XMMC_CONTROLLER_COUNT \	(sizeof(au1xmmc_card_table) / sizeof(au1xmmc_card_table[0]))/* This array stores pointers for the hosts (used by the IRQ handler) */struct au1xmmc_host *au1xmmc_hosts[AU1XMMC_CONTROLLER_COUNT];static int dma = 1;#ifdef MODULEMODULE_PARM(dma, "i");MODULE_PARM_DESC(dma, "Use DMA engine for data transfers (0 = disabled)");#endifstatic inline void IRQ_ON(struct au1xmmc_host *host, u32 mask) {	u32 val = au_readl(HOST_CONFIG(host));	val |= mask;	au_writel(val, HOST_CONFIG(host));	au_sync();}static inline void FLUSH_FIFO(struct au1xmmc_host *host) {	u32 val = au_readl(HOST_CONFIG2(host));	au_writel(val | SD_CONFIG2_FF, HOST_CONFIG2(host));	au_sync_delay(1);		/* SEND_STOP will turn off clock control - this re-enables it */	val &= ~SD_CONFIG2_DF;	au_writel(val, HOST_CONFIG2(host));	au_sync();}static inline void IRQ_OFF(struct au1xmmc_host *host, u32 mask) {	u32 val = au_readl(HOST_CONFIG(host));	val &= ~mask;	au_writel(val, HOST_CONFIG(host));	au_sync();}static inline void SEND_STOP(struct au1xmmc_host *host) {	/* We know the value of CONFIG2, so avoid a read we don't need */	u32 mask = SD_CONFIG2_EN;	WARN_ON(host->status != HOST_S_DATA);	host->status = HOST_S_STOP;	au_writel(mask | SD_CONFIG2_DF, HOST_CONFIG2(host));	au_sync();	/* Send the stop commmand */	au_writel(STOP_CMD, HOST_CMD(host));}static void au1xmmc_set_power(struct au1xmmc_host *host, int state) {	u32 val = au1xmmc_card_table[host->id].bcsrpwr;	bcsr->board &= ~val;	if (state) bcsr->board |= val;		au_sync_delay(1);}static inline int au1xmmc_card_inserted(struct au1xmmc_host *host) {	return (bcsr->sig_status & au1xmmc_card_table[host->id].bcsrstatus) 		? 1 : 0;}	static inline int au1xmmc_card_readonly(struct au1xmmc_host *host) {	return (bcsr->status & au1xmmc_card_table[host->id].wpstatus) 		? 1 : 0;}static void au1xmmc_finish_request(struct au1xmmc_host *host) {  	struct mmc_request *mrq = host->mrq;	host->mrq = NULL;	host->flags &= HOST_F_ACTIVE; 	host->dma.len = 0;	host->dma.dir = 0;	host->pio.index  = 0;	host->pio.offset = 0;	host->pio.len = 0;	host->status = HOST_S_IDLE;	bcsr->disk_leds |= (1 << 8);	mmc_request_done(host->mmc, mrq);}static void au1xmmc_tasklet_finish(unsigned long param) {	struct au1xmmc_host *host = (struct au1xmmc_host *) param;	au1xmmc_finish_request(host);}static int au1xmmc_send_command(struct au1xmmc_host *host, int wait,  				struct mmc_command *cmd) {	u32 mmccmd = (cmd->opcode << SD_CMD_CI_SHIFT);	switch(cmd->flags) {	case MMC_RSP_R1:		mmccmd |= SD_CMD_RT_1;		break;	case MMC_RSP_R1B:		mmccmd |= SD_CMD_RT_1B;		break;	case MMC_RSP_R2:		mmccmd |= SD_CMD_RT_2;		break;	case MMC_RSP_R3:		mmccmd |= SD_CMD_RT_3;		break;	}	switch(cmd->opcode) {	case MMC_READ_SINGLE_BLOCK:	case 51:		mmccmd |= SD_CMD_CT_2;		break;	case MMC_READ_MULTIPLE_BLOCK:		mmccmd |= SD_CMD_CT_4;		break;	case MMC_WRITE_BLOCK:		mmccmd |= SD_CMD_CT_1;		break;		case MMC_WRITE_MULTIPLE_BLOCK:		mmccmd |= SD_CMD_CT_3;		break;	case MMC_STOP_TRANSMISSION:		mmccmd |= SD_CMD_CT_7;		break;	}		au_writel(cmd->arg, HOST_CMDARG(host));	au_sync();	if (wait) 		IRQ_OFF(host, SD_CONFIG_CR);		au_writel((mmccmd | SD_CMD_GO), HOST_CMD(host));	au_sync();	/* Wait for the command to go on the line */	while(1) {		if (!(au_readl(HOST_CMD(host)) & SD_CMD_GO))			break;	}	/* Wait for the command to come back */	if (wait) {		u32 status = au_readl(HOST_STATUS(host));		while(!(status & SD_STATUS_CR)) 			status = au_readl(HOST_STATUS(host));				/* Clear the CR status */		au_writel(SD_STATUS_CR, HOST_STATUS(host));		IRQ_ON(host, SD_CONFIG_CR);	}	return MMC_ERR_NONE;}static void au1xmmc_data_complete(struct au1xmmc_host *host, u32 status) {	struct mmc_request *mrq = host->mrq;	struct mmc_data *data;	u32 crc;	WARN_ON(host->status != HOST_S_DATA && host->status != HOST_S_STOP);	if (host->mrq == NULL)		return;	data = mrq->cmd->data;	if (status == 0)		status = au_readl(HOST_STATUS(host));	/* The transaction is really over when the SD_STATUS_DB bit is clear */	while((host->flags & HOST_F_XMIT) && (status & SD_STATUS_DB)) 		status = au_readl(HOST_STATUS(host));	data->error = MMC_ERR_NONE;	dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len, host->dma.dir);        /* Process any errors */	crc = (status & (SD_STATUS_WC | SD_STATUS_RC));	if (host->flags & HOST_F_XMIT) 		crc |= ((status & 0x07) == 0x02) ? 0 : 1;		if (crc) 		data->error = MMC_ERR_BADCRC;	/* Clear the CRC bits */	au_writel(SD_STATUS_WC | SD_STATUS_RC, HOST_STATUS(host));	data->bytes_xfered = 0;	if (data->error == MMC_ERR_NONE) {		if (host->flags & HOST_F_DMA) {			u32 chan = DMA_CHANNEL(host);			chan_tab_t *c = *((chan_tab_t **) chan);			au1x_dma_chan_t *cp = c->chan_ptr;			data->bytes_xfered = cp->ddma_bytecnt;		}		else 			data->bytes_xfered = 				(data->blocks * (1 << data->blksz_bits)) - 				host->pio.len;	}	au1xmmc_finish_request(host);}static void au1xmmc_tasklet_data(unsigned long param) {	struct au1xmmc_host *host = (struct au1xmmc_host *) param;	u32 status = au_readl(HOST_STATUS(host));	au1xmmc_data_complete(host, status);}#define AU1XMMC_MAX_TRANSFER 8static void au1xmmc_send_pio(struct au1xmmc_host *host) {	struct mmc_data *data = 0;	int sg_len, max, count = 0;	unsigned char *sg_ptr;	u32 status = 0;	struct scatterlist *sg;	data = host->mrq->data;	if (!(host->flags & HOST_F_XMIT)) 		return;		/* This is the pointer to the data buffer */	sg = &data->sg[host->pio.index];	sg_ptr = page_address(sg->page) + sg->offset + host->pio.offset;	/* This is the space left inside the buffer */	sg_len = data->sg[host->pio.index].length - host->pio.offset;	/* Check to if we need less then the size of the sg_buffer */	max = (sg_len > host->pio.len) ? host->pio.len : sg_len;	if (max > AU1XMMC_MAX_TRANSFER) max = AU1XMMC_MAX_TRANSFER;	for(count = 0; count < max; count++ ) {		unsigned char val;		status = au_readl(HOST_STATUS(host));				if (!(status & SD_STATUS_TH))			break;		val = *sg_ptr++;		au_writel((unsigned long) val, HOST_TXPORT(host));		au_sync();	}	host->pio.len -= count;	host->pio.offset += count;	if (count == sg_len) {		host->pio.index++;		host->pio.offset = 0;	}	if (host->pio.len == 0) {		IRQ_OFF(host, SD_CONFIG_TH);		if (host->flags & HOST_F_STOP)			SEND_STOP(host);		 		tasklet_schedule(&host->data_task);	}}static void au1xmmc_receive_pio(struct au1xmmc_host *host) {	struct mmc_data *data = 0;	int sg_len = 0, max = 0, count = 0;	unsigned char *sg_ptr = 0;	u32 status = 0;	struct scatterlist *sg;	data = host->mrq->data;	if (!(host->flags & HOST_F_RECV)) 		return;	max = host->pio.len;	if (host->pio.index < host->dma.len) {		sg = &data->sg[host->pio.index];		sg_ptr = page_address(sg->page) + sg->offset + host->pio.offset;					/* This is the space left inside the buffer */		sg_len = sg_dma_len(&data->sg[host->pio.index]) - host->pio.offset;		/* Check to if we need less then the size of the sg_buffer */		if (sg_len < max) max = sg_len;	}	if (max > AU1XMMC_MAX_TRANSFER) 		max = AU1XMMC_MAX_TRANSFER;	for(count = 0; count < max; count++ ) { 		u32 val;		status = au_readl(HOST_STATUS(host));		if (!(status & SD_STATUS_NE))			break;		if (status & SD_STATUS_RC) {			DEBUG("RX CRC Error [%d + %d].\n", host->id, 					host->pio.len, count);			break;		}		if (status & SD_STATUS_RO) {			DEBUG("RX Overrun [%d + %d]\n", host->id, 					host->pio.len, count);			break;		}		else if (status & SD_STATUS_RU) {			DEBUG("RX Underrun [%d + %d]\n", host->id, 					host->pio.len,	count);			break;		}		val = au_readl(HOST_RXPORT(host)); 		if (sg_ptr) 			*sg_ptr++ = (unsigned char) (val & 0xFF);	}	host->pio.len -= count;	host->pio.offset += count;	if (sg_len && count == sg_len) {		host->pio.index++;		host->pio.offset = 0;	}	if (host->pio.len == 0) {		//IRQ_OFF(host, SD_CONFIG_RA | SD_CONFIG_RF);		IRQ_OFF(host, SD_CONFIG_NE);		if (host->flags & HOST_F_STOP)			SEND_STOP(host);		tasklet_schedule(&host->data_task);	}}/* static void au1xmmc_cmd_complete   This is called when a command has been completed - grab the response   and check for errors.  Then start the data transfer if it is indicated.*/static void au1xmmc_cmd_complete(struct au1xmmc_host *host, u32 status) {	struct mmc_request *mrq = host->mrq;	struct mmc_command *cmd;	int trans;	if (!host->mrq) 		return;	cmd = mrq->cmd;	cmd->error = MMC_ERR_NONE;	if ((cmd->flags & MMC_RSP_MASK) == MMC_RSP_SHORT) {		/* Techincally, we should be getting all 48 bits of the response		 * (SD_RESP1 + SD_RESP2), but because our response omits the CRC,		 * our data ends up being shifted 8 bits to the right.  In this case,		 * that means that the OSR data starts at bit 31, so we can just		 * read RESP0 and return that 		 */		cmd->resp[0] = au_readl(host->iobase + SD_RESP0);	}	else if ((cmd->flags & MMC_RSP_MASK) == MMC_RSP_LONG) {		u32 r[4];		int i;		r[0] = au_readl(host->iobase + SD_RESP3);		r[1] = au_readl(host->iobase + SD_RESP2);		r[2] = au_readl(host->iobase + SD_RESP1);		r[3] = au_readl(host->iobase + SD_RESP0);				/* The CRC is omitted from the response, so really we only got		 * 120 bytes, but the engine expects 128 bits, so we have to shift		 * things up 		 */				for(i = 0; i < 4; i++) {			cmd->resp[i] = (r[i] & 0x00FFFFFF) << 8;			if (i != 3) cmd->resp[i] |= (r[i + 1] & 0xFF000000) >> 24;		}

?? 快捷鍵說(shuō)明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美精品v日韩精品v韩国精品v| 午夜精品123| 4438亚洲最大| 国产99一区视频免费| 亚洲线精品一区二区三区八戒| 久久蜜桃一区二区| 欧美日韩黄色一区二区| 99精品国产一区二区三区不卡| 另类小说一区二区三区| 亚洲一卡二卡三卡四卡| 中文字幕亚洲在| 国产偷国产偷亚洲高清人白洁| 欧美精品1区2区3区| eeuss鲁片一区二区三区在线观看 eeuss鲁片一区二区三区在线看 | 亚洲日本韩国一区| 久久夜色精品一区| 欧美精品18+| 在线观看国产日韩| 99国产精品久久久| 国产精品夜夜爽| 日韩电影一二三区| 亚洲成人免费看| 亚洲素人一区二区| 国产欧美精品日韩区二区麻豆天美| 日韩午夜在线观看| 欧美一区二区性放荡片| 9191成人精品久久| 欧美精品久久一区| 欧美人xxxx| 欧美精品乱人伦久久久久久| 欧美三片在线视频观看| 91成人在线免费观看| 91亚洲永久精品| 91在线精品一区二区| 成人丝袜高跟foot| 成人一区在线看| 国产91丝袜在线18| 国产aⅴ综合色| 成人看片黄a免费看在线| 成人自拍视频在线观看| 粉嫩在线一区二区三区视频| 国产高清精品在线| 国产福利一区在线观看| 懂色av中文一区二区三区| 成人av在线播放网址| av在线综合网| 99久久国产免费看| 欧美丝袜自拍制服另类| 欧美日韩国产区一| 日韩一区二区精品| 国产午夜精品久久久久久久 | 亚洲1区2区3区4区| 午夜精品123| 蜜臀av一区二区三区| 国产呦萝稀缺另类资源| 成人综合日日夜夜| 日本久久一区二区| 欧美一区二区免费| 久久婷婷综合激情| 国产精品欧美久久久久无广告| 国产精品久久久久aaaa| 一区二区欧美国产| 日本亚洲天堂网| 国产精品亚洲视频| 色婷婷亚洲婷婷| 欧美丰满一区二区免费视频| 久久一区二区三区国产精品| 中文字幕一区二区三区四区不卡 | 欧美一区二区精品久久911| 精品国产乱码久久久久久影片| 国产日韩欧美综合在线| 亚洲乱码日产精品bd| 日韩中文字幕麻豆| 豆国产96在线|亚洲| 欧美系列一区二区| 久久众筹精品私拍模特| 亚洲精品欧美激情| 久久国产精品99久久久久久老狼 | 亚洲国产精品高清| 亚洲国产另类精品专区| 国产在线精品不卡| 色av成人天堂桃色av| 欧美成人video| 中文字幕日韩av资源站| 亚洲18女电影在线观看| 国产精品主播直播| 欧美日韩激情一区| 欧美国产日本韩| 日本中文字幕一区二区有限公司| 国产成人在线视频网站| 欧美日韩精品欧美日韩精品| 国产喂奶挤奶一区二区三区| 五月激情综合婷婷| www.久久久久久久久| 日韩三级精品电影久久久 | 久久久久久久久岛国免费| 亚洲日本成人在线观看| 国产揄拍国内精品对白| 欧美精品色综合| 亚洲日本丝袜连裤袜办公室| 国产自产视频一区二区三区| 欧美男女性生活在线直播观看| 国产欧美综合在线观看第十页| 午夜伊人狠狠久久| 一本久久综合亚洲鲁鲁五月天 | 欧美日韩国产首页在线观看| 国产精品久久福利| 精品写真视频在线观看| 欧美日韩国产成人在线91| 中文字幕亚洲不卡| 国产69精品久久99不卡| 精品国产乱码久久久久久影片| 视频一区在线播放| 欧洲av一区二区嗯嗯嗯啊| 国产精品久久福利| 国产成人精品1024| 久久精品一区八戒影视| 蜜臀va亚洲va欧美va天堂| 欧美精品色一区二区三区| 亚洲综合av网| 91久久精品一区二区三| 国产精品欧美经典| 成人国产视频在线观看| 国产亚洲福利社区一区| 加勒比av一区二区| 精品国产污网站| 久久99精品久久久久久国产越南| 欧美猛男超大videosgay| 一区二区激情视频| 在线观看欧美日本| 亚洲免费观看高清完整版在线| eeuss鲁片一区二区三区| 国产精品美女久久久久久| 国产电影精品久久禁18| 国产网站一区二区三区| 国产成人av资源| 国产精品污网站| 国产白丝网站精品污在线入口| 亚洲精品在线免费播放| 国产另类ts人妖一区二区| 久久精品亚洲麻豆av一区二区| 国产在线视视频有精品| 国产色产综合产在线视频| 国产乱码精品一区二区三区av| 国产亚洲欧美日韩在线一区| 国产成人亚洲综合a∨婷婷图片| 久久久99精品免费观看不卡| 欧美在线视频日韩| 精品sm捆绑视频| 懂色av一区二区在线播放| 一区在线播放视频| 色8久久精品久久久久久蜜| 亚洲成年人影院| 日韩欧美在线影院| 国产乱理伦片在线观看夜一区| 欧美经典三级视频一区二区三区| 国产成人精品一区二| 综合av第一页| 欧美日韩日日摸| 蜜臀精品一区二区三区在线观看| 久久亚洲精精品中文字幕早川悠里 | 免费在线观看一区| www国产成人| av一区二区三区四区| 亚洲综合色网站| 69av一区二区三区| 国产69精品久久777的优势| 亚洲久本草在线中文字幕| 欧美日韩免费高清一区色橹橹 | 色一区在线观看| 亚洲成a天堂v人片| 精品对白一区国产伦| 99免费精品在线观看| 午夜成人在线视频| 欧美国产国产综合| 88在线观看91蜜桃国自产| 国产91在线观看| 亚洲成精国产精品女| 国产欧美久久久精品影院| 色播五月激情综合网| 国内精品第一页| 一区二区视频在线看| 精品国产一区二区三区不卡| 色综合网站在线| 国产一区高清在线| 亚洲香蕉伊在人在线观| 欧美激情一区二区三区| 欧美日韩一卡二卡| 成人黄色网址在线观看| 日韩国产在线一| 亚洲视频 欧洲视频| 日韩免费福利电影在线观看| 色综合天天综合网国产成人综合天 | 五月天国产精品| 中文字幕在线不卡视频| 久久综合色之久久综合| 欧美精品一级二级三级| 99在线精品免费| 国产乱子轮精品视频| 日韩电影网1区2区|