亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? dib7000m.c

?? linux 內核源代碼
?? C
?? 第 1 頁 / 共 3 頁
字號:
/* * Linux-DVB Driver for DiBcom's DiB7000M and *              first generation DiB7000P-demodulator-family. * * Copyright (C) 2005-7 DiBcom (http://www.dibcom.fr/) * * This program is free software; you can redistribute it and/or *	modify it under the terms of the GNU General Public License as *	published by the Free Software Foundation, version 2. */#include <linux/kernel.h>#include <linux/i2c.h>#include "dvb_frontend.h"#include "dib7000m.h"static int debug;module_param(debug, int, 0644);MODULE_PARM_DESC(debug, "turn on debugging (default: 0)");#define dprintk(args...) do { if (debug) { printk(KERN_DEBUG "DiB7000M: "); printk(args); printk("\n"); } } while (0)struct dib7000m_state {	struct dvb_frontend demod;    struct dib7000m_config cfg;	u8 i2c_addr;	struct i2c_adapter   *i2c_adap;	struct dibx000_i2c_master i2c_master;/* offset is 1 in case of the 7000MC */	u8 reg_offs;	u16 wbd_ref;	u8 current_band;	fe_bandwidth_t current_bandwidth;	struct dibx000_agc_config *current_agc;	u32 timf;	u32 timf_default;	u32 internal_clk;	u8 div_force_off : 1;	u8 div_state : 1;	u16 div_sync_wait;	u16 revision;	u8 agc_state;};enum dib7000m_power_mode {	DIB7000M_POWER_ALL = 0,	DIB7000M_POWER_NO,	DIB7000M_POWER_INTERF_ANALOG_AGC,	DIB7000M_POWER_COR4_DINTLV_ICIRM_EQUAL_CFROD,	DIB7000M_POWER_COR4_CRY_ESRAM_MOUT_NUD,	DIB7000M_POWER_INTERFACE_ONLY,};static u16 dib7000m_read_word(struct dib7000m_state *state, u16 reg){	u8 wb[2] = { (reg >> 8) | 0x80, reg & 0xff };	u8 rb[2];	struct i2c_msg msg[2] = {		{ .addr = state->i2c_addr >> 1, .flags = 0,        .buf = wb, .len = 2 },		{ .addr = state->i2c_addr >> 1, .flags = I2C_M_RD, .buf = rb, .len = 2 },	};	if (i2c_transfer(state->i2c_adap, msg, 2) != 2)		dprintk("i2c read error on %d",reg);	return (rb[0] << 8) | rb[1];}static int dib7000m_write_word(struct dib7000m_state *state, u16 reg, u16 val){	u8 b[4] = {		(reg >> 8) & 0xff, reg & 0xff,		(val >> 8) & 0xff, val & 0xff,	};	struct i2c_msg msg = {		.addr = state->i2c_addr >> 1, .flags = 0, .buf = b, .len = 4	};	return i2c_transfer(state->i2c_adap, &msg, 1) != 1 ? -EREMOTEIO : 0;}static void dib7000m_write_tab(struct dib7000m_state *state, u16 *buf){	u16 l = 0, r, *n;	n = buf;	l = *n++;	while (l) {		r = *n++;		if (state->reg_offs && (r >= 112 && r <= 331)) // compensate for 7000MC			r++;		do {			dib7000m_write_word(state, r, *n++);			r++;		} while (--l);		l = *n++;	}}static int dib7000m_set_output_mode(struct dib7000m_state *state, int mode){	int    ret = 0;	u16 outreg, fifo_threshold, smo_mode,		sram = 0x0005; /* by default SRAM output is disabled */	outreg = 0;	fifo_threshold = 1792;	smo_mode = (dib7000m_read_word(state, 294 + state->reg_offs) & 0x0010) | (1 << 1);	dprintk( "setting output mode for demod %p to %d", &state->demod, mode);	switch (mode) {		case OUTMODE_MPEG2_PAR_GATED_CLK:   // STBs with parallel gated clock			outreg = (1 << 10);  /* 0x0400 */			break;		case OUTMODE_MPEG2_PAR_CONT_CLK:    // STBs with parallel continues clock			outreg = (1 << 10) | (1 << 6); /* 0x0440 */			break;		case OUTMODE_MPEG2_SERIAL:          // STBs with serial input			outreg = (1 << 10) | (2 << 6) | (0 << 1); /* 0x0482 */			break;		case OUTMODE_DIVERSITY:			if (state->cfg.hostbus_diversity)				outreg = (1 << 10) | (4 << 6); /* 0x0500 */			else				sram   |= 0x0c00;			break;		case OUTMODE_MPEG2_FIFO:            // e.g. USB feeding			smo_mode |= (3 << 1);			fifo_threshold = 512;			outreg = (1 << 10) | (5 << 6);			break;		case OUTMODE_HIGH_Z:  // disable			outreg = 0;			break;		default:			dprintk( "Unhandled output_mode passed to be set for demod %p",&state->demod);			break;	}	if (state->cfg.output_mpeg2_in_188_bytes)		smo_mode |= (1 << 5) ;	ret |= dib7000m_write_word(state,  294 + state->reg_offs, smo_mode);	ret |= dib7000m_write_word(state,  295 + state->reg_offs, fifo_threshold); /* synchronous fread */	ret |= dib7000m_write_word(state, 1795, outreg);	ret |= dib7000m_write_word(state, 1805, sram);	if (state->revision == 0x4003) {		u16 clk_cfg1 = dib7000m_read_word(state, 909) & 0xfffd;		if (mode == OUTMODE_DIVERSITY)			clk_cfg1 |= (1 << 1); // P_O_CLK_en		dib7000m_write_word(state, 909, clk_cfg1);	}	return ret;}static void dib7000m_set_power_mode(struct dib7000m_state *state, enum dib7000m_power_mode mode){	/* by default everything is going to be powered off */	u16 reg_903 = 0xffff, reg_904 = 0xffff, reg_905 = 0xffff, reg_906  = 0x3fff;	u8  offset = 0;	/* now, depending on the requested mode, we power on */	switch (mode) {		/* power up everything in the demod */		case DIB7000M_POWER_ALL:			reg_903 = 0x0000; reg_904 = 0x0000; reg_905 = 0x0000; reg_906 = 0x0000;			break;		/* just leave power on the control-interfaces: GPIO and (I2C or SDIO or SRAM) */		case DIB7000M_POWER_INTERFACE_ONLY: /* TODO power up either SDIO or I2C or SRAM */			reg_905 &= ~((1 << 7) | (1 << 6) | (1 << 5) | (1 << 2));			break;		case DIB7000M_POWER_INTERF_ANALOG_AGC:			reg_903 &= ~((1 << 15) | (1 << 14) | (1 << 11) | (1 << 10));			reg_905 &= ~((1 << 7) | (1 << 6) | (1 << 5) | (1 << 4) | (1 << 2));			reg_906 &= ~((1 << 0));			break;		case DIB7000M_POWER_COR4_DINTLV_ICIRM_EQUAL_CFROD:			reg_903 = 0x0000; reg_904 = 0x801f; reg_905 = 0x0000; reg_906 = 0x0000;			break;		case DIB7000M_POWER_COR4_CRY_ESRAM_MOUT_NUD:			reg_903 = 0x0000; reg_904 = 0x8000; reg_905 = 0x010b; reg_906 = 0x0000;			break;		case DIB7000M_POWER_NO:			break;	}	/* always power down unused parts */	if (!state->cfg.mobile_mode)		reg_904 |= (1 << 7) | (1 << 6) | (1 << 4) | (1 << 2) | (1 << 1);	/* P_sdio_select_clk = 0 on MC and after*/	if (state->revision != 0x4000)		reg_906 <<= 1;	if (state->revision == 0x4003)		offset = 1;	dib7000m_write_word(state, 903 + offset, reg_903);	dib7000m_write_word(state, 904 + offset, reg_904);	dib7000m_write_word(state, 905 + offset, reg_905);	dib7000m_write_word(state, 906 + offset, reg_906);}static int dib7000m_set_adc_state(struct dib7000m_state *state, enum dibx000_adc_states no){	int ret = 0;	u16 reg_913 = dib7000m_read_word(state, 913),	       reg_914 = dib7000m_read_word(state, 914);	switch (no) {		case DIBX000_SLOW_ADC_ON:			reg_914 |= (1 << 1) | (1 << 0);			ret |= dib7000m_write_word(state, 914, reg_914);			reg_914 &= ~(1 << 1);			break;		case DIBX000_SLOW_ADC_OFF:			reg_914 |=  (1 << 1) | (1 << 0);			break;		case DIBX000_ADC_ON:			if (state->revision == 0x4000) { // workaround for PA/MA				// power-up ADC				dib7000m_write_word(state, 913, 0);				dib7000m_write_word(state, 914, reg_914 & 0x3);				// power-down bandgag				dib7000m_write_word(state, 913, (1 << 15));				dib7000m_write_word(state, 914, reg_914 & 0x3);			}			reg_913 &= 0x0fff;			reg_914 &= 0x0003;			break;		case DIBX000_ADC_OFF: // leave the VBG voltage on			reg_913 |= (1 << 14) | (1 << 13) | (1 << 12);			reg_914 |= (1 << 5) | (1 << 4) | (1 << 3) | (1 << 2);			break;		case DIBX000_VBG_ENABLE:			reg_913 &= ~(1 << 15);			break;		case DIBX000_VBG_DISABLE:			reg_913 |= (1 << 15);			break;		default:			break;	}//	dprintk( "913: %x, 914: %x", reg_913, reg_914);	ret |= dib7000m_write_word(state, 913, reg_913);	ret |= dib7000m_write_word(state, 914, reg_914);	return ret;}static int dib7000m_set_bandwidth(struct dib7000m_state *state, u32 bw){	u32 timf;	// store the current bandwidth for later use	state->current_bandwidth = bw;	if (state->timf == 0) {		dprintk( "using default timf");		timf = state->timf_default;	} else {		dprintk( "using updated timf");		timf = state->timf;	}	timf = timf * (bw / 50) / 160;	dib7000m_write_word(state, 23, (u16) ((timf >> 16) & 0xffff));	dib7000m_write_word(state, 24, (u16) ((timf      ) & 0xffff));	return 0;}static int dib7000m_set_diversity_in(struct dvb_frontend *demod, int onoff){	struct dib7000m_state *state = demod->demodulator_priv;	if (state->div_force_off) {		dprintk( "diversity combination deactivated - forced by COFDM parameters");		onoff = 0;	}	state->div_state = (u8)onoff;	if (onoff) {		dib7000m_write_word(state, 263 + state->reg_offs, 6);		dib7000m_write_word(state, 264 + state->reg_offs, 6);		dib7000m_write_word(state, 266 + state->reg_offs, (state->div_sync_wait << 4) | (1 << 2) | (2 << 0));	} else {		dib7000m_write_word(state, 263 + state->reg_offs, 1);		dib7000m_write_word(state, 264 + state->reg_offs, 0);		dib7000m_write_word(state, 266 + state->reg_offs, 0);	}	return 0;}static int dib7000m_sad_calib(struct dib7000m_state *state){/* internal *///	dib7000m_write_word(state, 928, (3 << 14) | (1 << 12) | (524 << 0)); // sampling clock of the SAD is writting in set_bandwidth	dib7000m_write_word(state, 929, (0 << 1) | (0 << 0));	dib7000m_write_word(state, 930, 776); // 0.625*3.3 / 4096	/* do the calibration */	dib7000m_write_word(state, 929, (1 << 0));	dib7000m_write_word(state, 929, (0 << 0));	msleep(1);	return 0;}static void dib7000m_reset_pll_common(struct dib7000m_state *state, const struct dibx000_bandwidth_config *bw){	dib7000m_write_word(state, 18, (u16) (((bw->internal*1000) >> 16) & 0xffff));	dib7000m_write_word(state, 19, (u16) ( (bw->internal*1000)        & 0xffff));	dib7000m_write_word(state, 21, (u16) ( (bw->ifreq          >> 16) & 0xffff));	dib7000m_write_word(state, 22, (u16) (  bw->ifreq                 & 0xffff));	dib7000m_write_word(state, 928, bw->sad_cfg);}static void dib7000m_reset_pll(struct dib7000m_state *state){	const struct dibx000_bandwidth_config *bw = state->cfg.bw;	u16 reg_907,reg_910;	/* default */	reg_907 = (bw->pll_bypass << 15) | (bw->modulo << 7) |		(bw->ADClkSrc << 6) | (bw->IO_CLK_en_core << 5) | (bw->bypclk_div << 2) |		(bw->enable_refdiv << 1) | (0 << 0);	reg_910 = (((bw->pll_ratio >> 6) & 0x3) << 3) | (bw->pll_range << 1) | bw->pll_reset;	// for this oscillator frequency should be 30 MHz for the Master (default values in the board_parameters give that value)	// this is only working only for 30 MHz crystals	if (!state->cfg.quartz_direct) {		reg_910 |= (1 << 5);  // forcing the predivider to 1		// if the previous front-end is baseband, its output frequency is 15 MHz (prev freq divided by 2)		if(state->cfg.input_clk_is_div_2)			reg_907 |= (16 << 9);		else // otherwise the previous front-end puts out its input (default 30MHz) - no extra division necessary			reg_907 |= (8 << 9);	} else {		reg_907 |= (bw->pll_ratio & 0x3f) << 9;		reg_910 |= (bw->pll_prediv << 5);	}	dib7000m_write_word(state, 910, reg_910); // pll cfg	dib7000m_write_word(state, 907, reg_907); // clk cfg0	dib7000m_write_word(state, 908, 0x0006);  // clk_cfg1	dib7000m_reset_pll_common(state, bw);}static void dib7000mc_reset_pll(struct dib7000m_state *state){	const struct dibx000_bandwidth_config *bw = state->cfg.bw;	u16 clk_cfg1;	// clk_cfg0	dib7000m_write_word(state, 907, (bw->pll_prediv << 8) | (bw->pll_ratio << 0));	// clk_cfg1	//dib7000m_write_word(state, 908, (1 << 14) | (3 << 12) |(0 << 11) |	clk_cfg1 = (0 << 14) | (3 << 12) |(0 << 11) |			(bw->IO_CLK_en_core << 10) | (bw->bypclk_div << 5) | (bw->enable_refdiv << 4) |			(1 << 3) | (bw->pll_range << 1) | (bw->pll_reset << 0);	dib7000m_write_word(state, 908, clk_cfg1);	clk_cfg1 = (clk_cfg1 & 0xfff7) | (bw->pll_bypass << 3);	dib7000m_write_word(state, 908, clk_cfg1);	// smpl_cfg	dib7000m_write_word(state, 910, (1 << 12) | (2 << 10) | (bw->modulo << 8) | (bw->ADClkSrc << 7));	dib7000m_reset_pll_common(state, bw);}static int dib7000m_reset_gpio(struct dib7000m_state *st){	/* reset the GPIOs */	dib7000m_write_word(st, 773, st->cfg.gpio_dir);	dib7000m_write_word(st, 774, st->cfg.gpio_val);	/* TODO 782 is P_gpio_od */	dib7000m_write_word(st, 775, st->cfg.gpio_pwm_pos);	dib7000m_write_word(st, 780, st->cfg.pwm_freq_div);	return 0;}static u16 dib7000m_defaults_common[] ={	// auto search configuration	3, 2,		0x0004,		0x1000,		0x0814,	12, 6,		0x001b,		0x7740,		0x005b,		0x8d80,		0x01c9,		0xc380,		0x0000,		0x0080,		0x0000,		0x0090,		0x0001,		0xd4c0,	1, 26,		0x6680, // P_corm_thres Lock algorithms configuration	1, 170,		0x0410, // P_palf_alpha_regul, P_palf_filter_freeze, P_palf_filter_on	8, 173,		0,		0,		0,		0,		0,		0,		0,		0,	1, 182,		8192, // P_fft_nb_to_cut	2, 195,		0x0ccd, // P_pha3_thres		0,      // P_cti_use_cpe, P_cti_use_prog	1, 205,		0x200f, // P_cspu_regul, P_cspu_win_cut	5, 214,		0x023d, // P_adp_regul_cnt		0x00a4, // P_adp_noise_cnt

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩欧美国产精品| 欧美中文一区二区三区| 欧美片网站yy| 中文字幕日韩一区| 国产一区二三区| 欧美三级资源在线| 国产精品高潮呻吟| 狠狠色丁香久久婷婷综| 欧美色偷偷大香| 亚洲视频免费在线| 国产激情一区二区三区四区| 欧美人狂配大交3d怪物一区| 亚洲免费电影在线| 粉嫩绯色av一区二区在线观看| 欧美一区二区女人| 亚洲国产精品人人做人人爽| 国产福利电影一区二区三区| 日韩免费电影网站| 亚洲福利国产精品| 色呦呦国产精品| 日本一二三四高清不卡| 另类的小说在线视频另类成人小视频在线| 欧亚一区二区三区| 一区在线观看视频| 丁香五精品蜜臀久久久久99网站| 欧美变态口味重另类| 午夜精品久久久久久不卡8050| 日本伦理一区二区| **网站欧美大片在线观看| 国产1区2区3区精品美女| 欧美精品一区二区三区四区 | 欧美一区二区三区视频免费| 亚洲精品网站在线观看| 99r精品视频| 中文字幕亚洲一区二区va在线| 国产精品综合网| 2欧美一区二区三区在线观看视频| 欧美乱妇一区二区三区不卡视频| 亚洲视频小说图片| www.欧美亚洲| 中文字幕一区在线观看视频| 成人av影院在线| 国产精品久久久久一区二区三区| 成人激情动漫在线观看| 国产精品天美传媒沈樵| 成人黄色综合网站| 综合欧美亚洲日本| 色综合天天狠狠| 亚洲综合清纯丝袜自拍| 欧美色图在线观看| 午夜精品久久久久久久蜜桃app| 欧美日韩亚洲综合在线 欧美亚洲特黄一级| 亚洲日本韩国一区| 91久久国产综合久久| 亚洲一二三四在线观看| 欧美日韩精品一二三区| 婷婷成人综合网| 日韩免费高清视频| 丁香一区二区三区| 亚洲欧美成aⅴ人在线观看| 在线观看亚洲一区| 午夜国产精品影院在线观看| 制服丝袜在线91| 精品一区免费av| 国产日韩精品视频一区| 99精品视频一区| 亚洲韩国一区二区三区| 欧美日韩三级一区二区| 日本中文一区二区三区| 日韩精品一区二区三区四区视频| 精品一区中文字幕| 国产精品萝li| 欧美视频一区二区三区在线观看| 三级成人在线视频| 久久免费精品国产久精品久久久久 | 男女男精品视频| 久久久久久久久久久电影| 91色porny在线视频| 午夜久久久影院| 久久亚洲精华国产精华液 | 国产伦精品一区二区三区免费迷| 亚洲国产精品精华液ab| 欧日韩精品视频| 蜜桃精品视频在线| 国产精品免费人成网站| 欧洲精品一区二区三区在线观看| 玖玖九九国产精品| 国产精品乱子久久久久| 色94色欧美sute亚洲线路一久| 秋霞电影一区二区| 中文字幕久久午夜不卡| 欧美伊人久久大香线蕉综合69| 久久精品国产一区二区三区免费看 | 成人国产精品免费观看| 亚洲高清视频的网址| 久久夜色精品国产噜噜av| 在线看国产一区| 国产在线不卡一区| 一区二区三区欧美激情| 久久综合久久综合亚洲| 日本高清视频一区二区| 韩国毛片一区二区三区| 亚洲欧美成aⅴ人在线观看| 精品国产乱码久久久久久久久 | 免费成人美女在线观看.| 国产精品嫩草影院com| 91精品国产综合久久久久久| 不卡的av网站| 久久99国产精品麻豆| 亚洲自拍偷拍av| 中文字幕欧美区| 日韩一区二区三区免费观看| 91在线观看污| 国内久久精品视频| 天堂va蜜桃一区二区三区漫画版| 久久久久高清精品| 欧美日韩国产乱码电影| 播五月开心婷婷综合| 久久99国产精品免费网站| 五月激情综合网| 亚洲欧美激情插| 欧美国产精品久久| 欧美成人bangbros| 欧美美女网站色| 99精品国产91久久久久久 | 一个色妞综合视频在线观看| 欧美国产精品一区二区三区| 日韩欧美一卡二卡| 欧美日韩精品一区二区三区蜜桃 | 日韩成人伦理电影在线观看| 亚洲色图都市小说| 国产日韩视频一区二区三区| 欧美一二三区在线观看| 欧洲精品一区二区三区在线观看| 99久久精品免费精品国产| 国产麻豆精品theporn| 久久av中文字幕片| 美女一区二区三区| 日韩福利视频导航| 亚洲国产成人va在线观看天堂| 亚洲人成人一区二区在线观看| 国产清纯在线一区二区www| 久久综合九色综合欧美98| 欧美一区二区精品在线| 欧美美女激情18p| 欧美日本韩国一区二区三区视频| 在线精品观看国产| 色婷婷激情一区二区三区| av不卡一区二区三区| 成人激情黄色小说| jizzjizzjizz欧美| 成人精品鲁一区一区二区| 狠狠色丁香久久婷婷综| 狠狠色狠狠色综合系列| 九九视频精品免费| 狠狠色丁香九九婷婷综合五月| 美女在线一区二区| 理论电影国产精品| 狠狠色丁香久久婷婷综合_中 | 日本中文字幕一区二区视频| 日本在线不卡视频| 日韩电影在线看| 石原莉奈一区二区三区在线观看| 五月激情综合色| 日本成人超碰在线观看| 免费国产亚洲视频| 久久99精品久久久久久动态图 | 丰满岳乱妇一区二区三区| 成人黄色软件下载| 99久久久精品免费观看国产蜜| 色国产综合视频| 欧美日韩亚洲综合| 欧美一区二区三区不卡| 欧美精品一区二| 国产欧美一区二区精品秋霞影院| 亚洲国产精品传媒在线观看| 国产精品久久久久久亚洲毛片| 亚洲欧洲av在线| 亚洲高清视频在线| 久久精品国产999大香线蕉| 国产福利视频一区二区三区| av一区二区久久| 欧美亚洲国产bt| 欧美一区二区成人6969| 久久奇米777| 中文字幕综合网| 亚洲一区欧美一区| 免费三级欧美电影| 国产成人精品三级| 色综合久久综合| 6080亚洲精品一区二区| 久久免费偷拍视频| 一区二区视频在线看| 免费日韩伦理电影| 成人动漫一区二区三区| 欧美午夜免费电影| 精品日产卡一卡二卡麻豆| 中文字幕一区二区三区在线不卡 | 亚洲成人黄色小说| 激情五月婷婷综合网|