亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來(lái)到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? csr.c

?? linux 內(nèi)核源代碼
?? C
?? 第 1 頁(yè) / 共 2 頁(yè)
字號(hào):
/* * IEEE 1394 for Linux * * CSR implementation, iso/bus manager implementation. * * Copyright (C) 1999 Andreas E. Bombe *               2002 Manfred Weihs <weihs@ict.tuwien.ac.at> * * This code is licensed under the GPL.  See the file COPYING in the root * directory of the kernel sources for details. * * * Contributions: * * Manfred Weihs <weihs@ict.tuwien.ac.at> *        configuration ROM manipulation * */#include <linux/jiffies.h>#include <linux/kernel.h>#include <linux/module.h>#include <linux/moduleparam.h>#include <linux/param.h>#include <linux/spinlock.h>#include <linux/string.h>#include "csr1212.h"#include "ieee1394_types.h"#include "hosts.h"#include "ieee1394.h"#include "highlevel.h"#include "ieee1394_core.h"/* Module Parameters *//* this module parameter can be used to disable mapping of the FCP registers */static int fcp = 1;module_param(fcp, int, 0444);MODULE_PARM_DESC(fcp, "Map FCP registers (default = 1, disable = 0).");static struct csr1212_keyval *node_cap = NULL;static void add_host(struct hpsb_host *host);static void remove_host(struct hpsb_host *host);static void host_reset(struct hpsb_host *host);static int read_maps(struct hpsb_host *host, int nodeid, quadlet_t *buffer,		     u64 addr, size_t length, u16 fl);static int write_fcp(struct hpsb_host *host, int nodeid, int dest,		     quadlet_t *data, u64 addr, size_t length, u16 flags);static int read_regs(struct hpsb_host *host, int nodeid, quadlet_t *buf,		     u64 addr, size_t length, u16 flags);static int write_regs(struct hpsb_host *host, int nodeid, int destid,		      quadlet_t *data, u64 addr, size_t length, u16 flags);static int lock_regs(struct hpsb_host *host, int nodeid, quadlet_t *store,		     u64 addr, quadlet_t data, quadlet_t arg, int extcode, u16 fl);static int lock64_regs(struct hpsb_host *host, int nodeid, octlet_t * store,		       u64 addr, octlet_t data, octlet_t arg, int extcode, u16 fl);static int read_config_rom(struct hpsb_host *host, int nodeid, quadlet_t *buffer,			   u64 addr, size_t length, u16 fl);static u64 allocate_addr_range(u64 size, u32 alignment, void *__host);static void release_addr_range(u64 addr, void *__host);static struct hpsb_highlevel csr_highlevel = {	.name =		"standard registers",	.add_host =	add_host,	.remove_host =	remove_host,	.host_reset =	host_reset,};static struct hpsb_address_ops map_ops = {	.read = read_maps,};static struct hpsb_address_ops fcp_ops = {	.write = write_fcp,};static struct hpsb_address_ops reg_ops = {	.read = read_regs,	.write = write_regs,	.lock = lock_regs,	.lock64 = lock64_regs,};static struct hpsb_address_ops config_rom_ops = {	.read = read_config_rom,};struct csr1212_bus_ops csr_bus_ops = {	.allocate_addr_range =	allocate_addr_range,	.release_addr =		release_addr_range,};static u16 csr_crc16(unsigned *data, int length){        int check=0, i;        int shift, sum, next=0;        for (i = length; i; i--) {                for (next = check, shift = 28; shift >= 0; shift -= 4 ) {                        sum = ((next >> 12) ^ (be32_to_cpu(*data) >> shift)) & 0xf;                        next = (next << 4) ^ (sum << 12) ^ (sum << 5) ^ (sum);                }                check = next & 0xffff;                data++;        }        return check;}static void host_reset(struct hpsb_host *host){        host->csr.state &= 0x300;        host->csr.bus_manager_id = 0x3f;        host->csr.bandwidth_available = 4915;	host->csr.channels_available_hi = 0xfffffffe;	/* pre-alloc ch 31 per 1394a-2000 */        host->csr.channels_available_lo = ~0;	host->csr.broadcast_channel = 0x80000000 | 31;	if (host->is_irm) {		if (host->driver->hw_csr_reg) {			host->driver->hw_csr_reg(host, 2, 0xfffffffe, ~0);		}	}        host->csr.node_ids = host->node_id << 16;        if (!host->is_root) {                /* clear cmstr bit */                host->csr.state &= ~0x100;        }        host->csr.topology_map[1] =                cpu_to_be32(be32_to_cpu(host->csr.topology_map[1]) + 1);        host->csr.topology_map[2] = cpu_to_be32(host->node_count << 16                                                | host->selfid_count);        host->csr.topology_map[0] =                cpu_to_be32((host->selfid_count + 2) << 16                            | csr_crc16(host->csr.topology_map + 1,                                        host->selfid_count + 2));        host->csr.speed_map[1] =                cpu_to_be32(be32_to_cpu(host->csr.speed_map[1]) + 1);        host->csr.speed_map[0] = cpu_to_be32(0x3f1 << 16                                             | csr_crc16(host->csr.speed_map+1,                                                         0x3f1));}/* * HI == seconds (bits 0:2) * LO == fractions of a second in units of 125usec (bits 19:31) * * Convert SPLIT_TIMEOUT to jiffies. * The default and minimum as per 1394a-2000 clause 8.3.2.2.6 is 100ms. */static inline void calculate_expire(struct csr_control *csr){	unsigned int usecs = (csr->split_timeout_hi & 7) * 1000000 +			     (csr->split_timeout_lo >> 19) * 125;	csr->expire = usecs_to_jiffies(usecs > 100000 ? usecs : 100000);	HPSB_VERBOSE("CSR: setting expire to %lu, HZ=%u", csr->expire, HZ);}static void add_host(struct hpsb_host *host){	struct csr1212_keyval *root;	quadlet_t bus_info[CSR_BUS_INFO_SIZE];	hpsb_register_addrspace(&csr_highlevel, host, &reg_ops,				CSR_REGISTER_BASE,				CSR_REGISTER_BASE + CSR_CONFIG_ROM);	hpsb_register_addrspace(&csr_highlevel, host, &config_rom_ops,				CSR_REGISTER_BASE + CSR_CONFIG_ROM,				CSR_REGISTER_BASE + CSR_CONFIG_ROM_END);	if (fcp) {		hpsb_register_addrspace(&csr_highlevel, host, &fcp_ops,					CSR_REGISTER_BASE + CSR_FCP_COMMAND,					CSR_REGISTER_BASE + CSR_FCP_END);	}	hpsb_register_addrspace(&csr_highlevel, host, &map_ops,				CSR_REGISTER_BASE + CSR_TOPOLOGY_MAP,				CSR_REGISTER_BASE + CSR_TOPOLOGY_MAP_END);	hpsb_register_addrspace(&csr_highlevel, host, &map_ops,				CSR_REGISTER_BASE + CSR_SPEED_MAP,				CSR_REGISTER_BASE + CSR_SPEED_MAP_END);        spin_lock_init(&host->csr.lock);        host->csr.state                 = 0;        host->csr.node_ids              = 0;        host->csr.split_timeout_hi      = 0;        host->csr.split_timeout_lo      = 800 << 19;	calculate_expire(&host->csr);        host->csr.cycle_time            = 0;        host->csr.bus_time              = 0;        host->csr.bus_manager_id        = 0x3f;        host->csr.bandwidth_available   = 4915;	host->csr.channels_available_hi = 0xfffffffe;	/* pre-alloc ch 31 per 1394a-2000 */        host->csr.channels_available_lo = ~0;	host->csr.broadcast_channel = 0x80000000 | 31;	if (host->is_irm) {		if (host->driver->hw_csr_reg) {			host->driver->hw_csr_reg(host, 2, 0xfffffffe, ~0);		}	}	if (host->csr.max_rec >= 9)		host->csr.max_rom = 2;	else if (host->csr.max_rec >= 5)		host->csr.max_rom = 1;	else		host->csr.max_rom = 0;	host->csr.generation = 2;	bus_info[1] = __constant_cpu_to_be32(0x31333934);	bus_info[2] = cpu_to_be32((hpsb_disable_irm ? 0 : 1 << CSR_IRMC_SHIFT) |				  (1 << CSR_CMC_SHIFT) |				  (1 << CSR_ISC_SHIFT) |				  (0 << CSR_BMC_SHIFT) |				  (0 << CSR_PMC_SHIFT) |				  (host->csr.cyc_clk_acc << CSR_CYC_CLK_ACC_SHIFT) |				  (host->csr.max_rec << CSR_MAX_REC_SHIFT) |				  (host->csr.max_rom << CSR_MAX_ROM_SHIFT) |				  (host->csr.generation << CSR_GENERATION_SHIFT) |				  host->csr.lnk_spd);	bus_info[3] = cpu_to_be32(host->csr.guid_hi);	bus_info[4] = cpu_to_be32(host->csr.guid_lo);	/* The hardware copy of the bus info block will be set later when a	 * bus reset is issued. */	csr1212_init_local_csr(host->csr.rom, bus_info, host->csr.max_rom);	root = host->csr.rom->root_kv;	if(csr1212_attach_keyval_to_directory(root, node_cap) != CSR1212_SUCCESS) {		HPSB_ERR("Failed to attach Node Capabilities to root directory");	}	host->update_config_rom = 1;}static void remove_host(struct hpsb_host *host){	quadlet_t bus_info[CSR_BUS_INFO_SIZE];	bus_info[1] = __constant_cpu_to_be32(0x31333934);	bus_info[2] = cpu_to_be32((0 << CSR_IRMC_SHIFT) |				  (0 << CSR_CMC_SHIFT) |				  (0 << CSR_ISC_SHIFT) |				  (0 << CSR_BMC_SHIFT) |				  (0 << CSR_PMC_SHIFT) |				  (host->csr.cyc_clk_acc << CSR_CYC_CLK_ACC_SHIFT) |				  (host->csr.max_rec << CSR_MAX_REC_SHIFT) |				  (0 << CSR_MAX_ROM_SHIFT) |				  (0 << CSR_GENERATION_SHIFT) |				  host->csr.lnk_spd);	bus_info[3] = cpu_to_be32(host->csr.guid_hi);	bus_info[4] = cpu_to_be32(host->csr.guid_lo);	csr1212_detach_keyval_from_directory(host->csr.rom->root_kv, node_cap);	csr1212_init_local_csr(host->csr.rom, bus_info, 0);	host->update_config_rom = 1;}int hpsb_update_config_rom(struct hpsb_host *host, const quadlet_t *new_rom,	size_t buffersize, unsigned char rom_version){	unsigned long flags;	int ret;	HPSB_NOTICE("hpsb_update_config_rom() is deprecated");        spin_lock_irqsave(&host->csr.lock, flags);	if (rom_version != host->csr.generation)                ret = -1;	else if (buffersize > host->csr.rom->cache_head->size)		ret = -2;        else {		/* Just overwrite the generated ConfigROM image with new data,		 * it can be regenerated later. */		memcpy(host->csr.rom->cache_head->data, new_rom, buffersize);		host->csr.rom->cache_head->len = buffersize;		if (host->driver->set_hw_config_rom)			host->driver->set_hw_config_rom(host, host->csr.rom->bus_info_data);		/* Increment the generation number to keep some sort of sync		 * with the newer ConfigROM manipulation method. */		host->csr.generation++;		if (host->csr.generation > 0xf || host->csr.generation < 2)			host->csr.generation = 2;		ret=0;        }        spin_unlock_irqrestore(&host->csr.lock, flags);        return ret;}/* Read topology / speed maps and configuration ROM */static int read_maps(struct hpsb_host *host, int nodeid, quadlet_t *buffer,                     u64 addr, size_t length, u16 fl){	unsigned long flags;        int csraddr = addr - CSR_REGISTER_BASE;        const char *src;        spin_lock_irqsave(&host->csr.lock, flags);	if (csraddr < CSR_SPEED_MAP) {                src = ((char *)host->csr.topology_map) + csraddr                        - CSR_TOPOLOGY_MAP;        } else {                src = ((char *)host->csr.speed_map) + csraddr - CSR_SPEED_MAP;        }        memcpy(buffer, src, length);        spin_unlock_irqrestore(&host->csr.lock, flags);        return RCODE_COMPLETE;}#define out if (--length == 0) breakstatic int read_regs(struct hpsb_host *host, int nodeid, quadlet_t *buf,                     u64 addr, size_t length, u16 flags){        int csraddr = addr - CSR_REGISTER_BASE;        int oldcycle;        quadlet_t ret;        if ((csraddr | length) & 0x3)                return RCODE_TYPE_ERROR;        length /= 4;        switch (csraddr) {        case CSR_STATE_CLEAR:                *(buf++) = cpu_to_be32(host->csr.state);                out;        case CSR_STATE_SET:                *(buf++) = cpu_to_be32(host->csr.state);                out;        case CSR_NODE_IDS:                *(buf++) = cpu_to_be32(host->csr.node_ids);                out;        case CSR_RESET_START:                return RCODE_TYPE_ERROR;                /* address gap - handled by default below */        case CSR_SPLIT_TIMEOUT_HI:                *(buf++) = cpu_to_be32(host->csr.split_timeout_hi);                out;        case CSR_SPLIT_TIMEOUT_LO:                *(buf++) = cpu_to_be32(host->csr.split_timeout_lo);                out;                /* address gap */                return RCODE_ADDRESS_ERROR;        case CSR_CYCLE_TIME:                oldcycle = host->csr.cycle_time;                host->csr.cycle_time =                        host->driver->devctl(host, GET_CYCLE_COUNTER, 0);                if (oldcycle > host->csr.cycle_time) {                        /* cycle time wrapped around */                        host->csr.bus_time += 1 << 7;                }                *(buf++) = cpu_to_be32(host->csr.cycle_time);                out;        case CSR_BUS_TIME:                oldcycle = host->csr.cycle_time;                host->csr.cycle_time =                        host->driver->devctl(host, GET_CYCLE_COUNTER, 0);                if (oldcycle > host->csr.cycle_time) {                        /* cycle time wrapped around */                        host->csr.bus_time += (1 << 7);                }                *(buf++) = cpu_to_be32(host->csr.bus_time                                       | (host->csr.cycle_time >> 25));                out;                /* address gap */                return RCODE_ADDRESS_ERROR;        case CSR_BUSY_TIMEOUT:                /* not yet implemented */                return RCODE_ADDRESS_ERROR;        case CSR_BUS_MANAGER_ID:                if (host->driver->hw_csr_reg)                        ret = host->driver->hw_csr_reg(host, 0, 0, 0);                else                        ret = host->csr.bus_manager_id;                *(buf++) = cpu_to_be32(ret);                out;        case CSR_BANDWIDTH_AVAILABLE:                if (host->driver->hw_csr_reg)                        ret = host->driver->hw_csr_reg(host, 1, 0, 0);                else                        ret = host->csr.bandwidth_available;                *(buf++) = cpu_to_be32(ret);                out;        case CSR_CHANNELS_AVAILABLE_HI:                if (host->driver->hw_csr_reg)                        ret = host->driver->hw_csr_reg(host, 2, 0, 0);                else

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
午夜欧美视频在线观看| 日韩精品国产精品| 国产精品一二三区在线| 日韩精品一区二区三区蜜臀| 日韩精品一级中文字幕精品视频免费观看| 91丨国产丨九色丨pron| 国产精品色呦呦| 床上的激情91.| 国产无人区一区二区三区| 色悠悠久久综合| 亚洲美腿欧美偷拍| 国产精品456| 国产亚洲精品久| 国产·精品毛片| 日韩欧美第一区| 精品无码三级在线观看视频| 久久欧美中文字幕| 国产成人自拍网| 国产精品美女久久久久aⅴ| 国产·精品毛片| 一色桃子久久精品亚洲| 97久久超碰国产精品电影| 中文字幕一区二区日韩精品绯色| 91小视频在线免费看| 亚洲日本免费电影| 欧美性猛交一区二区三区精品| 久久午夜免费电影| 精品国产91乱码一区二区三区| 久久美女艺术照精彩视频福利播放| 久久影院视频免费| 亚洲免费观看高清完整版在线 | 日韩精品一二区| 国产女人18毛片水真多成人如厕| 国产精品国产三级国产普通话99 | 艳妇臀荡乳欲伦亚洲一区| 国产精品每日更新在线播放网址| 亚洲成人777| 久久久777精品电影网影网| 亚洲天天做日日做天天谢日日欢| 国产精品网曝门| 午夜精品福利视频网站| 日韩一区二区三区高清免费看看| 欧美日韩国产一区| 国产三级一区二区| 99精品视频在线观看| 亚洲欧美在线视频观看| 午夜精品福利视频网站| 福利电影一区二区| 亚洲mv大片欧洲mv大片精品| 欧美乱妇一区二区三区不卡视频| 国产一区视频在线看| 欧美亚洲自拍偷拍| 日本视频一区二区三区| 91丝袜美女网| 亚洲人成人一区二区在线观看| 一区二区久久久久| 色8久久精品久久久久久蜜| 亚洲男女毛片无遮挡| 成人免费精品视频| 日韩一级二级三级| 国产很黄免费观看久久| 欧美成人一级视频| 一区二区三区国产精品| 欧美日韩免费电影| 国产亚洲成年网址在线观看| 亚洲国产视频a| 亚洲日本丝袜连裤袜办公室| 开心九九激情九九欧美日韩精美视频电影 | 亚洲欧美区自拍先锋| 日韩专区欧美专区| 欧美一级久久久| 久久99精品国产麻豆不卡| 欧美www视频| 91国在线观看| 欧美日韩大陆一区二区| 国产精品美女久久久久高潮| 国产黄色91视频| 麻豆久久一区二区| 图片区小说区区亚洲影院| 亚洲二区视频在线| 国产精品区一区二区三区| 日韩欧美一区二区在线视频| 91亚洲国产成人精品一区二区三 | 久久色在线视频| 欧美一区二区三区的| 欧美视频在线不卡| 一本一本大道香蕉久在线精品| 国产高清视频一区| 另类小说图片综合网| 日韩中文字幕一区二区三区| 亚洲高清视频的网址| 一区二区三区四区在线| 亚洲少妇30p| 色婷婷av一区| 青草av.久久免费一区| 日韩视频中午一区| 91蝌蚪porny九色| 韩国av一区二区三区四区 | 亚洲一区二区三区四区五区中文 | 婷婷六月综合网| 精品国产伦一区二区三区观看方式 | 亚洲日本护士毛茸茸| 欧美一卡二卡三卡四卡| 欧美一级久久久| 国产日本亚洲高清| 亚洲精品一线二线三线无人区| 日韩免费成人网| 67194成人在线观看| 91精品国产美女浴室洗澡无遮挡| 精品国产伦一区二区三区观看体验 | 亚洲激情自拍视频| 日韩欧美国产三级| 国产精品国产三级国产aⅴ无密码 国产精品国产三级国产aⅴ原创 | 日韩午夜激情视频| 久久久久久久久伊人| 亚洲欧美aⅴ...| 日本在线不卡一区| 国产成人综合网| 久久这里只精品最新地址| 中文字幕不卡在线| 性感美女久久精品| 国产91露脸合集magnet | 国内精品视频一区二区三区八戒| 美女视频一区二区三区| 懂色中文一区二区在线播放| 欧美三级日韩三级国产三级| 中文字幕亚洲一区二区av在线| 欧美午夜精品久久久久久超碰| 久久精工是国产品牌吗| 制服丝袜亚洲色图| 中文字幕欧美激情| 奇米四色…亚洲| 色香蕉成人二区免费| 欧美精品一区二区三区四区 | 丰满少妇久久久久久久| 在线不卡免费欧美| 中文字幕日韩av资源站| 91黄色在线观看| 久久久久久久一区| 日韩影视精彩在线| 色综合天天综合网天天看片 | 国产精品美女久久久久久久网站| 天堂一区二区在线免费观看| 色婷婷狠狠综合| 欧美高清在线一区| 国产乱人伦精品一区二区在线观看| 欧美日韩国产高清一区| 一区二区三区四区不卡视频| 成人激情校园春色| 久久精品夜色噜噜亚洲a∨| 日本视频中文字幕一区二区三区| 91传媒视频在线播放| 亚洲天堂中文字幕| 9i在线看片成人免费| 久久精品一区二区三区不卡牛牛| 日本视频一区二区三区| 在线不卡免费欧美| 偷拍日韩校园综合在线| 欧洲一区在线观看| 亚洲一区二区视频在线| 91久久精品网| 亚洲一区二区欧美| 欧美日韩在线不卡| 性做久久久久久免费观看| 欧美视频日韩视频| 五月天欧美精品| 69av一区二区三区| 美腿丝袜亚洲三区| 久久综合色一综合色88| 国产一区二区不卡| 国产亚洲视频系列| 国产高清不卡二三区| 国产精品免费看片| 91在线视频网址| 一区二区免费视频| 欧美日韩国产bt| 奇米色777欧美一区二区| 亚洲成人综合网站| 亚洲国产精品精华液2区45| 99热99精品| 国产乱子伦视频一区二区三区| 国产精品亲子伦对白| 欧美一级xxx| 日本高清视频一区二区| 国产精品影音先锋| 日韩中文字幕av电影| 亚洲免费观看高清完整版在线观看 | 亚洲男人都懂的| 欧美极品另类videosde| 国产欧美一区二区三区鸳鸯浴| 欧美揉bbbbb揉bbbbb| 成人福利视频网站| 成人国产精品视频| 国产福利视频一区二区三区| 国产乱码一区二区三区| 美日韩一级片在线观看| 99久久伊人久久99| hitomi一区二区三区精品| 成人视屏免费看| 韩国欧美国产1区|