亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? f281x.h

?? DSP 2812的通信功能
?? H
?? 第 1 頁 / 共 4 頁
字號:
  /*   reserved 0x00 70D6 1  */
  /*   reserved 0x00 70D7 1  */
#define  GPGMUX  *((volatile unsigned int *)0x0070D8)  /*  1 GPIO G Mux Control Register */
#define  GPGDIR  *((volatile unsigned int *)0x0070D9)  /*  1 GPIO G Direction Control Register */
  /*   reserved 0x00 70DA 1
       reserved 0x00 70DB 1
       reserved 0x00 70DC ~ 0x00 70DF 4  */

     /*===================  GPIO Data Registers  ====================================*/
#define  GPADAT    *((volatile unsigned int *)0x0070E0)  /*   1 GPIO A Data Register  */
#define  GPASET    *((volatile unsigned int *)0x0070E1)  /*   1 GPIO A Set Register  */
#define  GPACLEAR  *((volatile unsigned int *)0x0070E2)  /*   1 GPIO A Clear Register  */
#define  GPATOGGLE *((volatile unsigned int *)0x0070E3)  /*   1 GPIO A Toggle Register  */
#define  GPBDAT    *((volatile unsigned int *)0x0070E4)  /*   1 GPIO B Data Register  */
#define  GPBSET    *((volatile unsigned int *)0x0070E5)  /*   1 GPIO B Set Register  */
#define  GPBCLEAR  *((volatile unsigned int *)0x0070E6)  /*   1 GPIO B Clear Register  */
#define  GPBTOGGLE *((volatile unsigned int *)0x0070E7)  /*   1 GPIO B Toggle Register  */
   /*  reserved 0x00 70E8 1 */
   /*  reserved 0x00 70E9 1 */
   /*  reserved 0x00 70EA 1 */
   /*  reserved 0x00 70EB 1 */
#define  GPDDAT    *((volatile unsigned int *)0x0070EC)  /*   1 GPIO D Data Register  */
#define  GPDSET    *((volatile unsigned int *)0x0070ED)  /*   1 GPIO D Set Register  */
#define  GPDCLEAR  *((volatile unsigned int *)0x0070EE)  /*   1 GPIO D Clear Register  */
#define  GPDTOGGLE *((volatile unsigned int *)0x0070EF)  /*   1 GPIO D Toggle Register  */
#define  GPEDAT    *((volatile unsigned int *)0x0070F0)  /*   1 GPIO E Data Register  */
#define  GPESET    *((volatile unsigned int *)0x0070F1)  /*   1 GPIO E Set Register  */
#define  GPECLEAR  *((volatile unsigned int *)0x0070F2)  /*   1 GPIO E Clear Register  */
#define  GPETOGGLE *((volatile unsigned int *)0x0070F3)  /*   1 GPIO E Toggle Register  */
#define  GPFDAT    *((volatile unsigned int *)0x0070F4)  /*   1 GPIO F Data Register  */
#define  GPFSET    *((volatile unsigned int *)0x0070F5)  /*   1 GPIO F Set Register  */
#define  GPFCLEAR  *((volatile unsigned int *)0x0070F6)  /*   1 GPIO F Clear Register  */
#define  GPFTOGGLE *((volatile unsigned int *)0x0070F7)  /*   1 GPIO F Toggle Register  */
#define  GPGDAT    *((volatile unsigned int *)0x0070F8)  /*   1 GPIO G Data Register  */
#define  GPGSET    *((volatile unsigned int *)0x0070F9)  /*   1 GPIO G Set Register  */
#define  GPGCLEAR  *((volatile unsigned int *)0x0070FA)  /*   1 GPIO G Clear Register  */
#define  GPGTOGGLE *((volatile unsigned int *)0x0070FB)  /*   1 GPIO G Toggle Register  */
   /*  reserved 0x00 70FC  ~  0x00 70FF  */



  /*==================    McBSP Register Summary   ============================*/
  /*        DATA REGISTERS, RECEIVE, TRANSMIT                                  */
/*      NAME         ADDRESS(0x0078xxh)      TYPE(R/W)  RESET VALUE   DESCRIPTION                       */
/*                                                       0x0000    McBSP Receive Buffer Register
                                                         0x0000    McBSP Receive Shift Register
                                                         0x0000    McBSP Transmit Shift Register
*/
#define DRR2  *((volatile unsigned int *)0x007800)  /* R 0x0000    McBSP Data Receive Register 2, */
                                                    /*            read First if the word size is greater than 16 bits,
                                                                  else ignore DRR2  */

#define DRR1  *((volatile unsigned int *)0x007801)  /* R 0x0000    McBSP Data Receive Register 1   */
                                                     /*            Read Second if the word size is greater than 16 bits,
                                                                   else read DRR1 only  */

#define DXR2  *((volatile unsigned int *)0x007802)  /* W 0x0000    McBSP Data Transmit Register 2    */
                                                    /*             Write First if the word size is greater than 16 bits,
                                                                    else ignore DXR2  */
#define DXR1  *((volatile unsigned int *)0x007803)  /* W 0x0000    McBSP Data Transmit Register 1    */
                                                    /*             Write Second if the word size is greater than 16 bits,
                                                                   else write to DXR1 only    */

  /*=================   McBSP CONTROL REGISTERS   ==============================*/
#define SPCR2 *((volatile unsigned int *)0x007804) /* R/W 0x0000    McBSP Serial Port Control Register 2  */
#define SPCR1 *((volatile unsigned int *)0x007805) /* R/W 0x0000    McBSP Serial Port Control Register 1  */
#define RCR2  *((volatile unsigned int *)0x007806) /* R/W 0x0000    McBSP Receive Control Register 2      */
#define RCR1  *((volatile unsigned int *)0x007807) /* R/W 0x0000    McBSP Receive Control Register 1      */
#define XCR2  *((volatile unsigned int *)0x007808) /* R/W 0x0000    McBSP Transmit Control Register 2     */
#define XCR1  *((volatile unsigned int *)0x007809) /* R/W 0x0000    McBSP Transmit Control Register 1     */
#define SRGR2 *((volatile unsigned int *)0x00780A) /* R/W 0x0000    McBSP Sample Rate Generator Register 2 */
#define SRGR1 *((volatile unsigned int *)0x00780B) /* R/W 0x0000    McBSP Sample Rate Generator Register 1 */

/*=====================  MULTICHANNEL CONTROL REGISTERS  ==========================================*/
#define MCR2    *((volatile unsigned int *)0x00780C) /* R/W 0x0000  McBSP Multichannel Register 2   */
#define MCR1    *((volatile unsigned int *)0x00780D) /* R/W 0x0000  McBSP Multichannel Register 1   */
#define RCERA   *((volatile unsigned int *)0x00780E) /* R/W 0x0000  McBSP Receive Channel Enable Register Partition A   */
#define RCERB   *((volatile unsigned int *)0x00780F) /* R/W 0x0000  McBSP Receive Channel Enable Register Partition B   */
#define XCERA   *((volatile unsigned int *)0x007810) /* R/W 0x0000  McBSP Transmit Channel Enable Register Partition A   */
#define XCERB   *((volatile unsigned int *)0x007811) /* R/W 0x0000 McBSP Transmit Channel Enable Register Partition B   */
#define PCR1    *((volatile unsigned int *)0x007812) /* R/W 0x0000 McBSP Pin Control Register   */
#define RCERC   *((volatile unsigned int *)0x007813) /* R/W 0x0000 McBSP Receive Channel Enable Register Partition C   */
#define RCERD   *((volatile unsigned int *)0x007814) /* R/W 0x0000 McBSP Receive Channel Enable Register Partition D   */
#define XCERC   *((volatile unsigned int *)0x007815) /* R/W 0x0000 McBSP Transmit Channel Enable Register Partition C   */
#define XCERD   *((volatile unsigned int *)0x007816) /* R/W 0x0000 McBSP Transmit Channel Enable Register   */


/*================== SCI-A Registers  =======================================*/

#define SCICCRA   *((volatile unsigned int *)0x007050)  /* 1 SCI-A Communications Control Register  */
#define SCICTL1A  *((volatile unsigned int *)0x007051)  /* 1 SCI-A Control Register 1  */
#define SCIHBAUDA *((volatile unsigned int *)0x007052)  /* 1 SCI-A Baud Register, High Bits  */
#define SCILBAUDA *((volatile unsigned int *)0x007053)  /* 1 SCI-A Baud Register, Low Bits  */
#define SCICTL2A  *((volatile unsigned int *)0x007054)  /* 1 SCI-A Control Register 2  */
#define SCIRXSTA  *((volatile unsigned int *)0x007055)  /* 1 SCI-A Receive Status Register  */
#define SCIRXEMUA *((volatile unsigned int *)0x007056)  /* 1 SCI-A Receive Emulation Data Buffer Register  */
#define SCIRXBUFA *((volatile unsigned int *)0x007057)  /* 1 SCI-A Receive Data Buffer Register  */
#define SCITXBUFA *((volatile unsigned int *)0x007059)  /* 1 SCI-A Transmit Data Buffer Register  */
#define SCIFFTXA  *((volatile unsigned int *)0x00705A)  /* 1 SCI-A FIFO Transmit Register  */
#define SCIFFRXA  *((volatile unsigned int *)0x00705B)  /* 1 SCI-A FIFO Receive Register  */
#define SCIFFCTA  *((volatile unsigned int *)0x00705C)  /* 1 SCI-A FIFO Control Register  */
#define SCIPRIA   *((volatile unsigned int *)0x00705F)  /* 1 SCI-A Priority Control Register  */

/*=================    SCI-B Registers  =====================================*/
#define SCICCRB   *((volatile unsigned int *)0x007750)  /* 1 SCI-B Communications Control Register  */
#define SCICTL1B  *((volatile unsigned int *)0x007751)  /* 1 SCI-B Control Register 1  */
#define SCIHBAUDB *((volatile unsigned int *)0x007752)  /* 1 SCI-B Baud Register, High Bits  */
#define SCILBAUDB *((volatile unsigned int *)0x007753)  /* 1 SCI-B Baud Register, Low Bits  */
#define SCICTL2B  *((volatile unsigned int *)0x007754)  /* 1 SCI-B Control Register 2  */
#define SCIRXSTB  *((volatile unsigned int *)0x007755)  /* 1 SCI-B Receive Status Register  */
#define SCIRXEMUB *((volatile unsigned int *)0x007756)  /* 1 SCI-B Receive Emulation Data Buffer Register  */
#define SCIRXBUFB *((volatile unsigned int *)0x007757)  /* 1 SCI-B Receive Data Buffer Register  */
#define SCITXBUFB *((volatile unsigned int *)0x007759)  /* 1 SCI-B Transmit Data Buffer Register  */
#define SCIFFTXB  *((volatile unsigned int *)0x00775A)  /* 1 SCI-B FIFO Transmit Register  */
#define SCIFFRXB  *((volatile unsigned int *)0x00775B)  /* 1 SCI-B FIFO Receive Register  */
#define SCIFFCTB  *((volatile unsigned int *)0x00775C)  /* 1 SCI-B FIFO Control Register  */
#define SCIPRIB   *((volatile unsigned int *)0x00775F)  /* 1 SCI-B Priority Control Register  */


/*====================   SPI Registers   ============================================*/
#define SPICCR   *((volatile unsigned int *)0x007040)  /* 1 SPI Configuration Control Register  */
#define SPICTL   *((volatile unsigned int *)0x007041)  /* 1 SPI Operation Control Register  */
#define SPISTS   *((volatile unsigned int *)0x007042)  /* 1 SPI Status Register  */
#define SPIBRR   *((volatile unsigned int *)0x007044)  /* 1 SPI Baud Rate Register  */
#define SPIRXEMU *((volatile unsigned int *)0x007046)  /* 1 SPI Receive Emulation Buffer Register  */
#define SPIRXBUF *((volatile unsigned int *)0x007047)  /* 1 SPI Serial Input Buffer Register  */
#define SPITXBUF *((volatile unsigned int *)0x007048)  /* 1 SPI Serial Output Buffer Register  */
#define SPIDAT   *((volatile unsigned int *)0x007049)  /* 1 SPI Serial Data Register  */
#define SPIFFTX  *((volatile unsigned int *)0x00704A)  /* 1 SPI FIFO Transmit Register  */
#define SPIFFRX  *((volatile unsigned int *)0x00704B)  /* 1 SPI FIFO Receive Register  */
#define SPIFFCT  *((volatile unsigned int *)0x00704C)  /* 1 SPI FIFO Control Register  */
#define SPIPRI   *((volatile unsigned int *)0x00704F)  /* 1 SPI Priority Control Register  */


/*==============   XINTF Configuration and Control Register Mappings   ===============*/
#define XTIMING0  *((volatile unsigned long *)0x000B20)  /* 2 XINTF Timing Register, Zone 0 can access as two 16-bit registers or one 32-bit register  */
#define XTIMING1  *((volatile unsigned long *)0x000B22)  /* 2 XINTF Timing Register, Zone 1 can access as two 16-bit registers or one 32-bit register  */
#define XTIMING2  *((volatile unsigned long *)0x000B24)  /* 2 XINTF Timing Register, Zone 2 can access as two 16-bit registers or one 32-bit register  */
#define XTIMING6  *((volatile unsigned long *)0x000B2C)  /* 2 XINTF Timing Register, Zone 6 can access as two 16-bit registers or one 32-bit register  */
#define XTIMING7  *((volatile unsigned long *)0x000B2E)  /* 2 XINTF Timing Register, Zone 7 can access as two 16-bit registers or one 32-bit register  */
#define XINTCNF2  *((volatile unsigned long *)0x000B34)  /* 2 XINTF Configuration Register can access as two 16-bit registers or one 32-bit register  */
#define XBANK      *((volatile unsigned int *)0x000B38)  /* 1 XINTF Bank Control Register  */
#define XREVISION  *((volatile unsigned int *)0x000B3A)  /* 1 XINTF Revision Register  */

/*==================  External Interrupts Registers  ============================*/
#define XINT1CR    *((volatile unsigned int *)0x007070)  /* 1 XINT1 control register  */
#define XINT2CR    *((volatile unsigned int *)0x007071)  /* 1 XINT2 control register  */

/*    reserved 0x00 7072 ~ 0x00 7076  5  */

#define XNMICR     *((volatile unsigned int *)0x007077)  /* 1 XNMI control register  */
#define XINT1CTR   *((volatile unsigned int *)0x007078)  /* 1 XINT1 counter register  */
#define XINT2CTR   *((volatile unsigned int *)0x007079)  /* 1 XINT2 counter register  */

/*   reserved 0x00 707A ~ 0x00 707E   5   */

#define XNMICTR    *((volatile unsigned int *)0x00707F)  /* 1 XNMI counter register  */

#endif

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久精品一区二区| 国产精品天天看| 日韩**一区毛片| 欧美日韩亚洲丝袜制服| 亚洲日本一区二区三区| 不卡高清视频专区| 国产精品高清亚洲| www.在线欧美| 日本乱码高清不卡字幕| 欧美一级黄色片| 亚洲一区二区黄色| 一区二区三区影院| 黄一区二区三区| 欧美精品一区二区三区一线天视频| 天天做天天摸天天爽国产一区 | 无吗不卡中文字幕| 欧美日韩亚洲丝袜制服| 亚洲午夜久久久久久久久久久| 在线观看一区不卡| 婷婷中文字幕综合| 欧美剧情电影在线观看完整版免费励志电影 | 国产精品久久久久久久久晋中| 成人久久视频在线观看| 日韩成人免费看| 99re这里只有精品视频首页| 亚洲精品成人悠悠色影视| 日本久久一区二区| 亚洲成人动漫一区| 日韩区在线观看| 国产一区二区伦理| 成人欧美一区二区三区黑人麻豆| 色综合天天综合网国产成人综合天 | 91精品国产综合久久福利| 亚洲福利视频三区| 日韩一区二区三区电影| 国产精品系列在线播放| 成人免费在线观看入口| 91久久香蕉国产日韩欧美9色| 亚洲高清中文字幕| 精品美女在线播放| 99久免费精品视频在线观看| 亚洲一二三区在线观看| 欧美大片免费久久精品三p| 国产成人精品免费在线| 一区二区三区在线免费观看| 欧美一区二区在线视频| 国产91精品入口| 亚洲五月六月丁香激情| 亚洲精品一线二线三线无人区| 丰满白嫩尤物一区二区| 亚洲综合自拍偷拍| 精品国产网站在线观看| 北条麻妃国产九九精品视频| 午夜精品久久久久久不卡8050 | 欧美三级在线播放| 精品亚洲aⅴ乱码一区二区三区| 国产精品久久久久一区| 欧美日本国产视频| 亚洲综合一区在线| 欧美一区二区福利视频| 欧美中文一区二区三区| 波多野结衣精品在线| 亚洲电影一区二区三区| 久久噜噜亚洲综合| 日本高清不卡视频| 国产在线播放一区三区四| 日韩理论片网站| 日韩写真欧美这视频| 91在线精品一区二区三区| 免播放器亚洲一区| 亚洲人123区| 亚洲精品一区二区在线观看| 在线日韩国产精品| 久久精品99国产精品| 亚洲激情自拍偷拍| 国产亚洲欧洲一区高清在线观看| 在线观看视频91| 国产高清不卡一区二区| 午夜视频一区二区三区| 国产精品毛片久久久久久久| 欧美一区二区三区四区久久| 色综合久久久久久久久久久| 另类中文字幕网| 亚洲一区在线看| 日本一区二区高清| 日韩午夜电影av| 欧美午夜精品久久久久久孕妇 | 视频一区二区国产| 国产精品久久久久影院| 欧美精品一区二区三区蜜桃视频 | 国产精品一线二线三线精华| 日本中文字幕一区二区有限公司| 久久久久99精品国产片| 成人ar影院免费观看视频| 久久精品国内一区二区三区| 亚洲综合一区二区三区| 国产精品美女久久福利网站| 精品久久久久一区| 91精品视频网| 欧美日韩电影在线| 一本大道久久a久久精品综合| 国产成人av一区| 久久国产生活片100| 午夜婷婷国产麻豆精品| 亚洲精品综合在线| 国产精品进线69影院| 久久精品视频在线看| 日韩欧美高清在线| 欧美一区二区三区啪啪| 欧美性xxxxx极品少妇| 91麻豆精品一区二区三区| 懂色av一区二区三区免费观看| 激情五月婷婷综合| 免费欧美在线视频| 人人爽香蕉精品| 日韩精品免费专区| 日本欧美一区二区三区| 日韩在线观看一区二区| 亚洲第一在线综合网站| 亚洲成av人综合在线观看| 亚洲国产乱码最新视频| 有坂深雪av一区二区精品| 综合亚洲深深色噜噜狠狠网站| 中文字幕不卡一区| 日本一区二区三区视频视频| 久久福利资源站| 精品蜜桃在线看| 国产精品亚洲第一区在线暖暖韩国| 成人免费va视频| 成人午夜视频在线观看| 国产高清在线精品| 国产91精品入口| 成人毛片在线观看| 99视频一区二区三区| 91麻豆福利精品推荐| 色综合天天天天做夜夜夜夜做| 99精品偷自拍| 91国模大尺度私拍在线视频| 91久久精品网| 欧美日本韩国一区二区三区视频 | 国产精品亚洲а∨天堂免在线| 国产精品白丝jk黑袜喷水| 成人免费高清视频| 色综合久久综合网97色综合| 在线观看免费亚洲| 中文字幕一区二| 亚洲精品免费看| 亚洲国产精品自拍| 日本不卡一区二区三区 | 免费日本视频一区| 国产综合一区二区| 成人黄色777网| 色先锋资源久久综合| 欧美日韩中文字幕一区二区| 在线观看91av| 337p日本欧洲亚洲大胆色噜噜| 国产丝袜欧美中文另类| 成人免费小视频| 秋霞午夜av一区二区三区| 久久国内精品视频| 久久激情五月婷婷| 粉嫩一区二区三区性色av| 99精品久久99久久久久| 欧美性大战久久久久久久 | 欧美日韩精品三区| 欧美刺激午夜性久久久久久久| 国产欧美一区二区精品性色| 亚洲婷婷综合色高清在线| 亚洲不卡在线观看| 经典三级一区二区| 色综合久久久久久久久久久| 3atv在线一区二区三区| 国产无遮挡一区二区三区毛片日本| 亚洲免费视频成人| 蜜桃视频一区二区三区在线观看| 国产成人精品免费网站| 欧美亚洲综合色| 26uuu亚洲| 亚洲乱码一区二区三区在线观看| 免费观看日韩电影| 99久久综合国产精品| 6080国产精品一区二区| 国产精品色在线观看| 亚洲丶国产丶欧美一区二区三区| 国产一区 二区| 欧美性大战xxxxx久久久| 久久色.com| 亚洲一二三四久久| 国产精品99久久久久久久vr | 欧美一区二区视频在线观看2022 | 蜜桃av噜噜一区二区三区小说| 播五月开心婷婷综合| 在线成人小视频| 亚洲欧洲一区二区在线播放| 亚洲3atv精品一区二区三区| 国产成人av电影在线观看| 不卡一区二区三区四区| av网站免费线看精品| 久久综合色鬼综合色| 亚洲国产色一区|